# E·XFL

### Intel - EP20K400EFC672-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 1664                                                        |
| Number of Logic Elements/Cells | 16640                                                       |
| Total RAM Bits                 | 212992                                                      |
| Number of I/O                  | 488                                                         |
| Number of Gates                | 1052000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 672-BBGA                                                    |
| Supplier Device Package        | 672-FBGA (27x27)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k400efc672-1 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- APEX 20KE devices have four dedicated clocks. (1)
- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the (2) LAB.
- (3)The SYNCCLR signal can be generated by the local interconnect or global signals.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

#### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.





A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.

| Table 9. APEX 20K Routing Scheme    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
|-------------------------------------|----------------|-------------------|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|
| Source                              |                | Destination       |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
|                                     | Row<br>I/O Pin | Column<br>I/O Pin | LE | ESB | Local<br>Interconnect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |
| Row I/O Pin                         |                |                   |    |     | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| Column I/O<br>Pin                   |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  | ~                                   | ✓<br>(1)                |
| LE                                  |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| ESB                                 |                |                   |    |     | <ul> <li>Image: A set of the set of the</li></ul> | ~                       | ~                                | ~                                   |                         |
| Local<br>Interconnect               | ~              | ~                 | ~  | ~   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
| MegaLAB<br>Interconnect             |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                  |                                     |                         |
| Row<br>FastTrack<br>Interconnect    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       |                                  | ~                                   |                         |
| Column<br>FastTrack<br>Interconnect |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       | ~                                |                                     |                         |
| FastRow<br>Interconnect             |                |                   |    |     | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                                  |                                     |                         |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

#### Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |  |  |
|----------------------------------------------|-----------------------------------------|--|--|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |  |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |  |  |  |

#### The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time.

Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software.

| Table 11. APEX 20KE Programmable Delay Chains |                                         |  |  |  |  |
|-----------------------------------------------|-----------------------------------------|--|--|--|--|
| Programmable Delays                           | Quartus II Logic Option                 |  |  |  |  |
| Input Pin to Core Delay                       | Decrease input delay to internal cells  |  |  |  |  |
| Input Pin to Input Register Delay             | Decrease input delay to input registers |  |  |  |  |
| Core to Output Register Delay                 | Decrease input delay to output register |  |  |  |  |
| Output Register <b>t<sub>CO</sub></b> Delay   | Increase delay to output pin            |  |  |  |  |
| Clock Enable Delay                            | Increase clock enable delay             |  |  |  |  |

The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out.

## MultiVolt I/O Interface

The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V V<sub>CCINT</sub> level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

| Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |              |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CCIO</sub> (V)                                   | Input Signals (V) Output Signals (V) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |              |             | (V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                                                         | 2.5                                  | 3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5.0                    | 2.5          | 3.3         | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 2.5                                                     | $\checkmark$                         | <b>√</b> (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul><li>✓(1)</li></ul> | ~            |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 3.3                                                     | $\checkmark$                         | <ul> <li>Image: A second s</li></ul> | <b>√</b> (1)           | <b>√</b> (2) | <b>&gt;</b> | <ul> <li>Image: A set of the set of the</li></ul> |  |  |

Table 12 summarizes 5.0-V tolerant APEX 20K MultiVolt I/O support.

#### Notes to Table 12:

- The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>.
- (2) When  $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs.

Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pullup resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a V<sub>IH</sub> of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pullup resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. A                  | PEX 20K ClockLock & ClockBoost Parameters for -1 3                                                                             | Speed-Grade | Devices (Part 1 d | of 2) |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|-------|
| Symbol                       | Parameter                                                                                                                      | Min         | Max               | Unit  |
| f <sub>OUT</sub>             | Output frequency                                                                                                               | 25          | 180               | MHz   |
| f <sub>CLK1</sub> <i>(1)</i> | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25          | 180 (1)           | MHz   |
| f <sub>CLK2</sub>            | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16          | 90                | MHz   |
| f <sub>CLK4</sub>            | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10          | 48                | MHz   |
| t <sub>outduty</sub>         | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40          | 60                | %     |
| f <sub>CLKDEV</sub>          | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |             | 25,000 (3)        | PPM   |
| t <sub>R</sub>               | Input rise time                                                                                                                |             | 5                 | ns    |
| t <sub>F</sub>               | Input fall time                                                                                                                |             | 5                 | ns    |
| t <sub>LOCK</sub>            | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |             | 10                | μs    |

٦

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |                                                              |            |     |     |                        |                  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|
| Symbol                                                               | Parameter                                                    | Conditions | Min | Тур | Max                    | Unit             |  |  |
| t <sub>R</sub>                                                       | Input rise time                                              |            |     |     | 5                      | ns               |  |  |
| t <sub>F</sub>                                                       | Input fall time                                              |            |     |     | 5                      | ns               |  |  |
| t <sub>INDUTY</sub>                                                  | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |  |
| t <sub>INJITTER</sub>                                                | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |  |
|                                                                      | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |  |
| t <sub>outduty</sub>                                                 | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i>                         | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

Table 22 shows the JTAG timing parameters and values for APEX 20K devices.

| Symbol            | Parameter                                      | Min | Max | Unit |  |  |  |
|-------------------|------------------------------------------------|-----|-----|------|--|--|--|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |  |  |  |

Table 22. APEX 20K JTAG Timing Parameters & Values

For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- Jam Programming & Test Language Specification

## **Generic Testing**

Each APEX 20K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20K devices are made under conditions equivalent to those shown in Figure 32. Multiple test patterns can be used to configure devices during all stages of the production flow.

| Table 2            | Table 24. APEX 20K 5.0-V Tolerant Device Recommended Operating Conditions       Note (2) |                    |                  |                   |      |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|--|--|
| Symbol             | Parameter                                                                                | Conditions         | Min              | Max               | Unit |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers                                   | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation                                       | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |  |  |
|                    | Supply voltage for output buffers, 2.5-V operation                                       | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |
| VI                 | Input voltage                                                                            | (3), (6)           | -0.5             | 5.75              | V    |  |  |  |  |
| Vo                 | Output voltage                                                                           |                    | 0                | V <sub>CCIO</sub> | V    |  |  |  |  |
| ТJ                 | Junction temperature                                                                     | For commercial use | 0                | 85                | °C   |  |  |  |  |
|                    |                                                                                          | For industrial use | -40              | 100               | °C   |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                                                          |                    |                  | 40                | ns   |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                                                          |                    |                  | 40                | ns   |  |  |  |  |

| Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 1 of 2)       Notes (2), (7), (8) |                                         |                                                                                        |                                     |     |                            |      |  |  |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|--|--|
| Symbol                                                                                                   | Parameter                               | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |  |  |
| V <sub>IH</sub>                                                                                          | High-level input voltage                |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |  |  |
| V <sub>IL</sub>                                                                                          | Low-level input voltage                 |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |  |  |
| V <sub>OH</sub>                                                                                          | 3.3-V high-level TTL output voltage     | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |  |  |
|                                                                                                          | 3.3-V high-level CMOS output<br>voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> - 0.2             |     |                            | V    |  |  |
|                                                                                                          | 3.3-V high-level PCI output voltage     | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |  |  |
|                                                                                                          | 2.5-V high-level output voltage         | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |  |  |
|                                                                                                          |                                         | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                         | 2.0                                 |     |                            | V    |  |  |
|                                                                                                          |                                         | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (10)$                       | 1.7                                 |     |                            | V    |  |  |

| Table 41. EP20K200 f <sub>MAX</sub> Timing Parameters |         |         |         |          |         |       |    |
|-------------------------------------------------------|---------|---------|---------|----------|---------|-------|----|
| Symbol                                                | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | Units |    |
|                                                       | Min     | Max     | Min     | Max      | Min     | Max   |    |
| t <sub>SU</sub>                                       | 0.5     |         | 0.6     |          | 0.8     |       | ns |
| t <sub>H</sub>                                        | 0.7     |         | 0.8     |          | 1.0     |       | ns |
| t <sub>CO</sub>                                       |         | 0.3     |         | 0.4      |         | 0.5   | ns |
| t <sub>LUT</sub>                                      |         | 0.8     |         | 1.0      |         | 1.3   | ns |
| t <sub>ESBRC</sub>                                    |         | 1.7     |         | 2.1      |         | 2.4   | ns |
| t <sub>ESBWC</sub>                                    |         | 5.7     |         | 6.9      |         | 8.1   | ns |
| t <sub>ESBWESU</sub>                                  | 3.3     |         | 3.9     |          | 4.6     |       | ns |
| t <sub>ESBDATASU</sub>                                | 2.2     |         | 2.7     |          | 3.1     |       | ns |
| t <sub>ESBDATAH</sub>                                 | 0.6     |         | 0.8     |          | 0.9     |       | ns |
| t <sub>ESBADDRSU</sub>                                | 2.4     |         | 2.9     |          | 3.3     |       | ns |
| t <sub>ESBDATACO1</sub>                               |         | 1.3     |         | 1.6      |         | 1.8   | ns |
| t <sub>ESBDATACO2</sub>                               |         | 2.6     |         | 3.1      |         | 3.6   | ns |
| t <sub>ESBDD</sub>                                    |         | 2.5     |         | 3.3      |         | 3.6   | ns |
| t <sub>PD</sub>                                       |         | 2.5     |         | 3.0      |         | 3.6   | ns |
| t <sub>PTERMSU</sub>                                  | 2.3     |         | 2.7     |          | 3.2     |       | ns |
| t <sub>PTERMCO</sub>                                  |         | 1.5     |         | 1.8      |         | 2.1   | ns |
| t <sub>F1-4</sub>                                     |         | 0.5     |         | 0.6      |         | 0.7   | ns |
| t <sub>F5-20</sub>                                    |         | 1.6     |         | 1.7      |         | 1.8   | ns |
| t <sub>F20+</sub>                                     |         | 2.2     |         | 2.2      |         | 2.3   | ns |
| t <sub>CH</sub>                                       | 2.0     |         | 2.5     |          | 3.0     |       | ns |
| t <sub>CL</sub>                                       | 2.0     |         | 2.5     |          | 3.0     |       | ns |
| t <sub>CLRP</sub>                                     | 0.3     |         | 0.4     |          | 0.4     |       | ns |
| t <sub>PREP</sub>                                     | 0.4     |         | 0.5     |          | 0.5     |       | ns |
| t <sub>ESBCH</sub>                                    | 2.0     |         | 2.5     |          | 3.0     |       | ns |
| t <sub>ESBCL</sub>                                    | 2.0     |         | 2.5     |          | 3.0     |       | ns |
| t <sub>ESBWP</sub>                                    | 1.6     |         | 1.9     |          | 2.2     |       | ns |
| t <sub>ESBRP</sub>                                    | 1.0     |         | 1.3     |          | 1.4     |       | ns |

| Table 56. EP20K60E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |      |      |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                                | Min  | Max  | Min  | Мах  | Min  | Max  |      |  |  |
| t <sub>ESBARC</sub>                                            |      | 1.83 |      | 2.57 |      | 3.79 | ns   |  |  |
| t <sub>ESBSRC</sub>                                            |      | 2.46 |      | 3.26 |      | 4.61 | ns   |  |  |
| t <sub>ESBAWC</sub>                                            |      | 3.50 |      | 4.90 |      | 7.23 | ns   |  |  |
| t <sub>ESBSWC</sub>                                            |      | 3.77 |      | 4.90 |      | 6.79 | ns   |  |  |
| t <sub>ESBWASU</sub>                                           | 1.59 |      | 2.23 |      | 3.29 |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                           | 1.75 |      | 2.46 |      | 3.62 |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                           | 1.76 |      | 2.47 |      | 3.64 |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                           | 1.68 |      | 2.49 |      | 3.87 |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                         | 0.08 |      | 0.43 |      | 1.04 |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                          | 0.13 |      | 0.13 |      | 0.13 |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                        | 0.29 |      | 0.72 |      | 1.46 |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                        | 0.36 |      | 0.81 |      | 1.58 |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                        |      | 1.06 |      | 1.24 |      | 1.55 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                        |      | 2.39 |      | 3.35 |      | 4.94 | ns   |  |  |
| t <sub>ESBDD</sub>                                             |      | 3.50 |      | 4.90 |      | 7.23 | ns   |  |  |
| t <sub>PD</sub>                                                |      | 1.72 |      | 2.41 |      | 3.56 | ns   |  |  |
| t <sub>PTERMSU</sub>                                           | 0.99 |      | 1.56 |      | 2.55 |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                           |      | 1.07 |      | 1.26 |      | 1.08 | ns   |  |  |

| Table 74. EP20K200E f <sub>MAX</sub> ESB Timing Microparameters |       |      |       |      |      |      |      |  |  |
|-----------------------------------------------------------------|-------|------|-------|------|------|------|------|--|--|
| Symbol                                                          | -1    |      | -2    |      | -3   |      | Unit |  |  |
|                                                                 | Min   | Мах  | Min   | Мах  | Min  | Max  |      |  |  |
| t <sub>ESBARC</sub>                                             |       | 1.68 |       | 2.06 |      | 2.24 | ns   |  |  |
| t <sub>ESBSRC</sub>                                             |       | 2.27 |       | 2.77 |      | 3.18 | ns   |  |  |
| t <sub>ESBAWC</sub>                                             |       | 3.10 |       | 3.86 |      | 4.50 | ns   |  |  |
| t <sub>ESBSWC</sub>                                             |       | 2.90 |       | 3.67 |      | 4.21 | ns   |  |  |
| t <sub>ESBWASU</sub>                                            | 0.55  |      | 0.67  |      | 0.74 |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36  |      | 0.46  |      | 0.48 |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.69  |      | 0.83  |      | 0.95 |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36  |      | 0.46  |      | 0.48 |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                            | 1.61  |      | 1.90  |      | 2.09 |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00  |      | 0.00  |      | 0.01 |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                            | 1.42  |      | 1.71  |      | 2.01 |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00  |      | 0.00  |      | 0.00 |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.06 |      | -0.07 |      | 0.05 |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13  |      | 0.13  |      | 0.13 |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                         | 0.11  |      | 0.13  |      | 0.31 |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.18  |      | 0.23  |      | 0.39 |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                         |       | 1.09 |       | 1.35 |      | 1.51 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                         |       | 2.19 |       | 2.75 |      | 3.22 | ns   |  |  |
| t <sub>ESBDD</sub>                                              |       | 2.75 |       | 3.41 |      | 4.03 | ns   |  |  |
| t <sub>PD</sub>                                                 |       | 1.58 |       | 1.97 |      | 2.33 | ns   |  |  |
| t <sub>PTERMSU</sub>                                            | 1.00  |      | 1.22  |      | 1.51 |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                            |       | 1.10 |       | 1.37 |      | 1.09 | ns   |  |  |

| Table 75. EP20K200E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |    |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|----|--|--|
| Symbol                                              | -   | ·1   |     | -2   | -:  | -3   |    |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |    |  |  |
| t <sub>F1-4</sub>                                   |     | 0.25 |     | 0.27 |     | 0.29 | ns |  |  |
| t <sub>F5-20</sub>                                  |     | 1.02 |     | 1.20 |     | 1.41 | ns |  |  |
| t <sub>F20+</sub>                                   |     | 1.99 |     | 2.23 |     | 2.53 | ns |  |  |

| Table 106. EP20K1500E Minimum Pulse Width Timing Parameters |                |     |         |                |      |                |    |  |  |
|-------------------------------------------------------------|----------------|-----|---------|----------------|------|----------------|----|--|--|
| Symbol                                                      | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |      | -3 Speed Grade |    |  |  |
|                                                             | Min            | Max | Min     | Max            | Min  | Max            |    |  |  |
| t <sub>CH</sub>                                             | 1.25           |     | 1.43    |                | 1.67 |                | ns |  |  |
| t <sub>CL</sub>                                             | 1.25           |     | 1.43    |                | 1.67 |                | ns |  |  |
| t <sub>CLRP</sub>                                           | 0.20           |     | 0.20    |                | 0.20 |                | ns |  |  |
| t <sub>PREP</sub>                                           | 0.20           |     | 0.20    |                | 0.20 |                | ns |  |  |
| t <sub>ESBCH</sub>                                          | 1.25           |     | 1.43    |                | 1.67 |                | ns |  |  |
| t <sub>ESBCL</sub>                                          | 1.25           |     | 1.43    |                | 1.67 |                | ns |  |  |
| t <sub>ESBWP</sub>                                          | 1.28           |     | 1.51    |                | 1.65 |                | ns |  |  |
| t <sub>ESBRP</sub>                                          | 1.11           |     | 1.29    |                | 1.41 |                | ns |  |  |

| Table 107. EP20K1500E External Timing Parameters |         |         |         |          |          |      |    |  |  |
|--------------------------------------------------|---------|---------|---------|----------|----------|------|----|--|--|
| Symbol                                           | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed | Unit |    |  |  |
|                                                  | Min     | Max     | Min     | Max      | Min      | Max  |    |  |  |
| t <sub>INSU</sub>                                | 3.09    |         | 3.30    |          | 3.58     |      | ns |  |  |
| t <sub>INH</sub>                                 | 0.00    |         | 0.00    |          | 0.00     |      | ns |  |  |
| tоитсо                                           | 2.00    | 6.18    | 2.00    | 6.81     | 2.00     | 7.36 | ns |  |  |
| tINSUPLL                                         | 1.94    |         | 2.08    |          | -        |      | ns |  |  |
| t <sub>INHPLL</sub>                              | 0.00    |         | 0.00    |          | -        |      | ns |  |  |
| <b>t</b> outcopll                                | 0.50    | 2.67    | 0.50    | 2.99     | -        | -    | ns |  |  |

| Table 110. Selectable I/O Standard Output Delays |                |       |                |       |                |       |      |  |  |
|--------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|--|
| Symbol                                           | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |  |
|                                                  | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |  |
| LVCMOS                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| LVTTL                                            |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| 2.5 V                                            |                | 0.00  |                | 0.09  |                | 0.10  | ns   |  |  |
| 1.8 V                                            |                | 2.49  |                | 2.98  |                | 3.03  | ns   |  |  |
| PCI                                              |                | -0.03 |                | 0.17  |                | 0.16  | ns   |  |  |
| GTL+                                             |                | 0.75  |                | 0.75  |                | 0.76  | ns   |  |  |
| SSTL-3 Class I                                   |                | 1.39  |                | 1.51  |                | 1.50  | ns   |  |  |
| SSTL-3 Class II                                  |                | 1.11  |                | 1.23  |                | 1.23  | ns   |  |  |
| SSTL-2 Class I                                   |                | 1.35  |                | 1.48  |                | 1.47  | ns   |  |  |
| SSTL-2 Class II                                  |                | 1.00  |                | 1.12  |                | 1.12  | ns   |  |  |
| LVDS                                             |                | -0.48 |                | -0.48 |                | -0.48 | ns   |  |  |
| CTT                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| AGP                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

### **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation