Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1664 | | Number of Logic Elements/Cells | 16640 | | Total RAM Bits | 212992 | | Number of I/O | 488 | | Number of Gates | 1052000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 672-BBGA | | Supplier Device Package | 672-FBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k400efi672-xes | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # General Description APEX<sup>TM</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and product-term-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, register-intensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device. APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices. All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs. If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used. The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit. Figure 4. LAB Control Signal Generation #### Notes to Figure 4: - (1) APEX 20KE devices have four dedicated clocks. - (2) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB. - (3) The SYNCCLR signal can be generated by the local interconnect or global signals. Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output. The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure. #### Carry Chain The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions. The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>TM</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 6 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carryin signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures. Figure 8. APEX 20K LE Operating Modes #### Notes to Figure 8: - (1) LEs in normal mode support register packing. - (2) There are two LAB-wide clock enables per LAB. - (3) When using the carry-in in normal mode, the packed register feature is unavailable. - (4) A register feedback multiplexer is available on LE1 of each LAB. - (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB. - (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB. The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. #### Clear & Preset Logic Control Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted. In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset. #### FastTrack Interconnect In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9. Figure 9. APEX 20K Interconnect Structure A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure. A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows. Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures. The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms. Dedicated Clocks Global Signals Local Interconnect Local Interconnect Local Interconnect Local Interconnect CLR1 CLKENA2 CLK1 CLKENA1 CLR<sub>2</sub> Figure 15. ESB Product-Term Mode Control Logic Note to Figure 15: (1) APEX 20KE devices have four dedicated clocks. #### Parallel Expanders Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB. The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders. ## Input/Output Clock Mode The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode. Figure 21. ESB in Input/Output Clock Mode Note (1) Notes to Figure 21: - (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. - (2) APEX 20KE devices have four dedicated clocks. # Single-Port Mode The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22. ## Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. ### **Programmable Speed/Power Control** APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. # I/O Structure The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently. The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Figure 28 shows how a column IOE connects to the interconnect. Figure 28. Column IOE Connection to the Interconnect #### **Dedicated Fast I/O Pins** APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. | Symbol | Parameter | I/O Standard | -1X Speed Grade | | -2X Speed Grade | | Units | |-------------------------|-----------------------------------------------|-------------------|-----------------|-----|-----------------|-----|-------| | | | | Min | Max | Min | Max | | | f <sub>VCO</sub> (4) | Voltage controlled oscillator operating range | | 200 | 500 | 200 | 500 | MHz | | f <sub>CLOCK0</sub> | Clock0 PLL output frequency for internal use | | 1.5 | 335 | 1.5 | 200 | MHz | | f <sub>CLOCK1</sub> | Clock1 PLL output frequency for internal use | | 20 | 335 | 20 | 200 | MHz | | f <sub>CLOCK0_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 1.5 | 245 | 1.5 | 226 | MHz | | | external clock0 output | 2.5-V LVTTL | 1.5 | 234 | 1.5 | 221 | MHz | | | | 1.8-V LVTTL | 1.5 | 223 | 1.5 | 216 | MHz | | | | GTL+ | 1.5 | 205 | 1.5 | 193 | MHz | | | | SSTL-2 Class | 1.5 | 158 | 1.5 | 157 | MHz | | | | SSTL-2 Class | 1.5 | 142 | 1.5 | 142 | MHz | | | | SSTL-3 Class | 1.5 | 166 | 1.5 | 162 | MHz | | | | SSTL-3 Class | 1.5 | 149 | 1.5 | 146 | MHz | | | | LVDS | 1.5 | 420 | 1.5 | 350 | MHz | | f <sub>CLOCK1_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 20 | 245 | 20 | 226 | MHz | | | external clock1 output | 2.5-V LVTTL | 20 | 234 | 20 | 221 | MHz | | | | 1.8-V LVTTL | 20 | 223 | 20 | 216 | MHz | | | | GTL+ | 20 | 205 | 20 | 193 | MHz | | | | SSTL-2 Class<br>I | 20 | 158 | 20 | 157 | MHz | | | | SSTL-2 Class | 20 | 142 | 20 | 142 | MHz | | | | SSTL-3 Class | 20 | 166 | 20 | 162 | MHz | | | | SSTL-3 Class | 20 | 149 | 20 | 146 | MHz | | | | LVDS | 20 | 420 | 20 | 350 | MHz | All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength. Figure 36 shows the $f_{MAX}$ timing model for APEX 20K devices. Figure 37 shows the $f_{MAX}$ timing model for APEX 20KE devices. These parameters can be used to estimate $f_{MAX}$ for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information. | Table 31. APEX 2 | POK f <sub>MAX</sub> Timing Parameters (Part 2 of 2) | | | | | | |-------------------------|------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter | | | | | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | | | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | | | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | | | | | | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | | | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | | | | | | | t <sub>F1-4</sub> | Fanout delay using local interconnect | | | | | | | t <sub>F5-20</sub> | Fanout delay using MegaLab Interconnect | | | | | | | t <sub>F20+</sub> | Fanout delay using FastTrack Interconnect | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | | t <sub>CL</sub> | Minimum clock low time from clock pin | | | | | | | t <sub>CLRP</sub> | LE clear pulse width | | | | | | | t <sub>PREP</sub> | LE preset pulse width | | | | | | | t <sub>ESBCH</sub> | Clock high time | | | | | | | t <sub>ESBCL</sub> | Clock low time | | | | | | | t <sub>ESBWP</sub> | Write pulse width | | | | | | | t <sub>ESBRP</sub> | Read pulse width | | | | | | Tables 32 and 33 describe APEX 20K external timing parameters. | Table 32. APEX 20K External Timing Parameters Note (1) | | | | | | | |--------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--| | Symbol | Clock Parameter | | | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | | | t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE register | | | | | | | Table 33. APEX | <b>20K External Bidirectional Timing Parameters</b> Note (1) | | |-------------------------|--------------------------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at same-row or same-column LE register | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 10 pF | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 10 pF | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | C1 = 10 pF | Tables 40 through 42 show the $f_{\mbox{\scriptsize MAX}}$ timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices. | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | | |-------------------------|----------------|-----|---------|----------------|-----|----------------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.8 | | ns | | | t <sub>H</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | | t <sub>CO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>LUT</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | | t <sub>ESBRC</sub> | | 1.7 | | 2.1 | | 2.4 | ns | | | t <sub>ESBWC</sub> | | 5.7 | | 6.9 | | 8.1 | ns | | | t <sub>ESBWESU</sub> | 3.3 | | 3.9 | | 4.6 | | ns | | | t <sub>ESBDATASU</sub> | 2.2 | | 2.7 | | 3.1 | | ns | | | t <sub>ESBDATAH</sub> | 0.6 | | 0.8 | | 0.9 | | ns | | | t <sub>ESBADDRSU</sub> | 2.4 | | 2.9 | | 3.3 | | ns | | | t <sub>ESBDATACO1</sub> | | 1.3 | | 1.6 | | 1.8 | ns | | | t <sub>ESBDATACO2</sub> | | 2.6 | | 3.1 | | 3.6 | ns | | | t <sub>ESBDD</sub> | | 2.5 | | 3.3 | | 3.6 | ns | | | t <sub>PD</sub> | | 2.5 | | 3.0 | | 3.6 | ns | | | t <sub>PTERMSU</sub> | 2.3 | | 2.6 | | 3.2 | | ns | | | t <sub>PTERMCO</sub> | | 1.5 | | 1.8 | | 2.1 | ns | | | t <sub>F1-4</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | | t <sub>F5-20</sub> | | 1.6 | | 1.7 | | 1.8 | ns | | | t <sub>F20+</sub> | | 2.2 | | 2.2 | | 2.3 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>CL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>CLRP</sub> | 0.3 | | 0.4 | | 0.4 | | ns | | | t <sub>PREP</sub> | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>ESBCH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBCL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBWP</sub> | 1.6 | | 1.9 | | 2.2 | | ns | | | t <sub>ESBRP</sub> | 1.0 | | 1.3 | | 1.4 | | ns | | | Symbol | -1 | | | -2 | | -3 | | |-------------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>ESBARC</sub> | | 2.03 | | 2.86 | | 4.24 | ns | | t <sub>ESBSRC</sub> | | 2.58 | | 3.49 | | 5.02 | ns | | t <sub>ESBAWC</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>ESBSWC</sub> | | 4.08 | | 5.35 | | 7.48 | ns | | t <sub>ESBWASU</sub> | 1.77 | | 2.49 | | 3.68 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.95 | | 2.74 | | 4.05 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.96 | | 2.75 | | 4.07 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.80 | | 2.73 | | 4.28 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.07 | | 0.48 | | 1.17 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.30 | | 0.80 | | 1.64 | | ns | | t <sub>ESBRADDRSU</sub> | 0.37 | | 0.90 | | 1.78 | | ns | | t <sub>ESBDATACO1</sub> | | 1.11 | | 1.32 | | 1.67 | ns | | t <sub>ESBDATACO2</sub> | | 2.65 | | 3.73 | | 5.53 | ns | | t <sub>ESBDD</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>PD</sub> | | 1.91 | _ | 2.69 | | 3.98 | ns | | t <sub>PTERMSU</sub> | 1.04 | | 1.71 | | 2.82 | | ns | | t <sub>PTERMCO</sub> | | 1.13 | | 1.34 | | 1.69 | ns | | Table 51. EP2 | Table 51. EP20K30E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | | |--------------------|----------------------------------------------------|------|------|------|-----|------|------|--|--|--|--|--| | Symbol | - | 1 | 1 -2 | | -; | 3 | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.31 | ns | | | | | | | t <sub>F5-20</sub> | | 1.03 | | 1.14 | | 1.30 | ns | | | | | | | t <sub>F20+</sub> | | 1.42 | | 1.54 | | 1.77 | ns | | | | | | | Symbol | -1 | | | -2 | | -3 | | |-------------------------|-------|------|-------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.68 | | 2.06 | | 2.24 | ns | | t <sub>ESBSRC</sub> | | 2.27 | | 2.77 | | 3.18 | ns | | t <sub>ESBAWC</sub> | | 3.10 | | 3.86 | | 4.50 | ns | | t <sub>ESBSWC</sub> | | 2.90 | | 3.67 | | 4.21 | ns | | t <sub>ESBWASU</sub> | 0.55 | | 0.67 | | 0.74 | | ns | | t <sub>ESBWAH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBWDSU</sub> | 0.69 | | 0.83 | | 0.95 | | ns | | t <sub>ESBWDH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 1.90 | | 2.09 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.01 | | ns | | t <sub>ESBWESU</sub> | 1.42 | | 1.71 | | 2.01 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.06 | | -0.07 | | 0.05 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.13 | | 0.31 | | ns | | t <sub>ESBRADDRSU</sub> | 0.18 | | 0.23 | | 0.39 | | ns | | t <sub>ESBDATACO1</sub> | | 1.09 | | 1.35 | | 1.51 | ns | | t <sub>ESBDATACO2</sub> | | 2.19 | | 2.75 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 2.75 | | 3.41 | | 4.03 | ns | | t <sub>PD</sub> | | 1.58 | | 1.97 | | 2.33 | ns | | t <sub>PTERMSU</sub> | 1.00 | | 1.22 | | 1.51 | | ns | | t <sub>PTERMCO</sub> | | 1.10 | | 1.37 | | 1.09 | ns | | Table 75. EP2 | Table 75. EP20K200E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | | |--------------------|-----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--|--| | Symbol | - | 1 | | -2 | -( | 3 | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.27 | | 0.29 | ns | | | | | | | t <sub>F5-20</sub> | | 1.02 | | 1.20 | | 1.41 | ns | | | | | | | t <sub>F20+</sub> | | 1.99 | | 2.23 | | 2.53 | ns | | | | | | | Table 76. EP2 | Table 76. EP20K200E Minimum Pulse Width Timing Parameters | | | | | | | | | | | |--------------------|-----------------------------------------------------------|-----|------|-----|------|-----|----|--|--|--|--| | Symbol | | -1 | | -2 | | -3 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>CH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | | | | t <sub>CL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | | | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | | | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | | | | t <sub>ESBCH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | | | | t <sub>ESBCL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | | | | t <sub>ESBWP</sub> | 1.18 | | 1.48 | | 1.76 | | ns | | | | | | t <sub>ESBRP</sub> | 0.95 | | 1.17 | | 1.41 | | ns | | | | | | Symbol | - | 1 | - | -2 | | -3 | | |-----------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.24 | | 2.35 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns | | t <sub>INSUPLL</sub> | 2.13 | | 2.07 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 3.01 | 0.50 | 3.36 | - | - | ns | Tables 97 through 102 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices. | Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | |-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>SU</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | t <sub>H</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | t <sub>CO</sub> | | 0.28 | | 0.32 | | 0.33 | ns | | | | t <sub>LUT</sub> | | 0.80 | | 0.95 | | 1.13 | ns | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.78 | | 2.02 | | 1.95 | ns | | t <sub>ESBSRC</sub> | | 2.52 | | 2.91 | | 3.14 | ns | | t <sub>ESBAWC</sub> | | 3.52 | | 4.11 | | 4.40 | ns | | t <sub>ESBSWC</sub> | | 3.23 | | 3.84 | | 4.16 | ns | | t <sub>ESBWASU</sub> | 0.62 | | 0.67 | | 0.61 | | ns | | t <sub>ESBWAH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.77 | | 0.79 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.74 | | 1.92 | | 1.85 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.01 | | 0.23 | | ns | | t <sub>ESBWESU</sub> | 2.07 | | 2.28 | | 2.41 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.25 | | 0.27 | | 0.29 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.04 | | 0.11 | | ns | | t <sub>ESBRADDRSU</sub> | 0.14 | | 0.11 | | 0.16 | | ns | | t <sub>ESBDATACO1</sub> | | 1.29 | | 1.50 | | 1.63 | ns | | t <sub>ESBDATACO2</sub> | | 2.55 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.12 | | 3.57 | | 3.85 | ns | | t <sub>PD</sub> | | 1.84 | | 2.13 | | 2.32 | ns | | t <sub>PTERMSU</sub> | 1.08 | | 1.19 | | 1.32 | _ | ns | | t <sub>PTERMCO</sub> | | 1.31 | | 1.53 | | 1.66 | ns | | Table 105. EP20K1500E f <sub>MAX</sub> Routing Delays | | | | | | | | | | |-------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>F1-4</sub> | | 0.28 | | 0.28 | | 0.28 | ns | | | | t <sub>F5-20</sub> | | 1.36 | | 1.50 | | 1.62 | ns | | | | t <sub>F20+</sub> | | 4.43 | | 4.48 | | 5.07 | ns | | |