# Intel - EP20K400FC672-2 Datasheet





Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 1664                                                       |
| Number of Logic Elements/Cells | 16640                                                      |
| Total RAM Bits                 | 212992                                                     |
| Number of I/O                  | 502                                                        |
| Number of Gates                | 1052000                                                    |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 672-BBGA                                                   |
| Supplier Device Package        | 672-FBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k400fc672-2 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

# **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





#### LAB-Wide Normal Mode (1) Clock Enable (2) Carry-In (3) Cascade-In LE-Out data1 data2 PRN 4-Input D Q LUT data3 LE-Out ENA data4 CLRN Cascade-Out LAB-Wide Arithmetic Mode Clock Enable (2) Carry-In Cascade-In LE-Out PRN data1 Q D 3-Input data2 LUT LE-Out ENA CLRN 3-Input LUT Cascade-Out Carry-Out

# Figure 8. APEX 20K LE Operating Modes





## Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

# Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

# FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.



Figure 10. FastTrack Connection to Local Interconnect

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.

| Table 9. APEX 20K Routing Scheme    |                |                                                                                                                                                                                                                                                                         |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   |   |                         |
|-------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|-------------------------|
| Source                              | Destination    |                                                                                                                                                                                                                                                                         |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   |   |                         |
|                                     | Row<br>I/O Pin | Row         Column         LE         ESB         Local         MegaLAB         Row         Column         FastRov           //O Pin         I/O Pin         I/O Pin         Interconnect         Interconnect         FastTrack         FastTrack         Interconnect |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   |   | FastRow<br>Interconnect |
| Row I/O Pin                         |                |                                                                                                                                                                                                                                                                         |   |   | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~ | ~ | ~ |                         |
| Column I/O<br>Pin                   |                |                                                                                                                                                                                                                                                                         |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   | ~ | ✓<br>(1)                |
| LE                                  |                |                                                                                                                                                                                                                                                                         |   |   | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~ | ~ | ~ |                         |
| ESB                                 |                |                                                                                                                                                                                                                                                                         |   |   | <ul> <li>Image: A set of the set of the</li></ul> | ~ | ~ | ~ |                         |
| Local<br>Interconnect               | ~              | ~                                                                                                                                                                                                                                                                       | ~ | ~ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   |   |                         |
| MegaLAB<br>Interconnect             |                |                                                                                                                                                                                                                                                                         |   |   | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |   |   |                         |
| Row<br>FastTrack<br>Interconnect    |                |                                                                                                                                                                                                                                                                         |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~ |   | ~ |                         |
| Column<br>FastTrack<br>Interconnect |                |                                                                                                                                                                                                                                                                         |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~ | ~ |   |                         |
| FastRow<br>Interconnect             |                |                                                                                                                                                                                                                                                                         |   |   | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |   |   |                         |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

# Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

# Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



# Figure 21. ESB in Input/Output Clock Mode

#### Notes to Figure 21:

All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)APEX 20KE devices have four dedicated clocks. (2)

# Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.

#### Altera Corporation

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |  |  |
|----------------------------------------------|-----------------------------------------|--|--|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |  |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |  |  |  |

# The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |    |            |      |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----|------------|------|--|
| Symbol                                                                                        | Parameter Min                                                                                                                  |    | Max        | Unit |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25 | 180        | MHz  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25 | 180 (1)    | MHz  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16 | 90         | MHz  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10 | 48         | MHz  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40 | 60         | %    |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |    | 25,000 (3) | PPM  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |    | 5          | ns   |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |    | 5          | ns   |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |    | 10         | μs   |  |

٦

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                     |     |     |      |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|------|--|--|
| Symbol                                                                                        | Parameter                                                           | Min | Max | Unit |  |  |
| t <sub>SKEW</sub>                                                                             | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |  |  |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |  |  |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |  |  |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

# Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|
| f <sub>OUT</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |  |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |  |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |  |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |  |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |  |

# Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |                                                              |            |     |     |                        |                  |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|
| Symbol                                                               | Parameter                                                    | Conditions | Min | Тур | Max                    | Unit             |
| t <sub>R</sub>                                                       | Input rise time                                              |            |     |     | 5                      | ns               |
| t <sub>F</sub>                                                       | Input fall time                                              |            |     |     | 5                      | ns               |
| t <sub>INDUTY</sub>                                                  | Input duty cycle                                             |            | 40  |     | 60                     | %                |
| t <sub>INJITTER</sub>                                                | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |
|                                                                      | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |
| t <sub>outduty</sub>                                                 | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i>                         | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |

| TADIE 21. 32-BIT APEX ZUK DEVICE IDCUDE |                      |                       |                                    |                         |  |  |
|-----------------------------------------|----------------------|-----------------------|------------------------------------|-------------------------|--|--|
| Device                                  | IDCODE (32 Bits) (1) |                       |                                    |                         |  |  |
|                                         | Version<br>(4 Bits)  | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |
| EP20K30E                                | 0000                 | 1000 0000 0011 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K60E                                | 0000                 | 1000 0000 0110 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K100                                | 0000                 | 0000 0100 0001 0110   | 000 0110 1110                      | 1                       |  |  |
| EP20K100E                               | 0000                 | 1000 0001 0000 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K160E                               | 0000                 | 1000 0001 0110 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K200                                | 0000                 | 0000 1000 0011 0010   | 000 0110 1110                      | 1                       |  |  |
| EP20K200E                               | 0000                 | 1000 0010 0000 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K300E                               | 0000                 | 1000 0011 0000 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K400                                | 0000                 | 0001 0110 0110 0100   | 000 0110 1110                      | 1                       |  |  |
| EP20K400E                               | 0000                 | 1000 0100 0000 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K600E                               | 0000                 | 1000 0110 0000 0000   | 000 0110 1110                      | 1                       |  |  |
| EP20K1000E                              | 0000                 | 1001 0000 0000 0000   | 000 0110 1110                      | 1                       |  |  |

#### - -- -\_ \_ .

Notes to Table 21:

The most significant bit (MSB) is on the left. (1)

(2) The IDCODE's least significant bit (LSB) is always 1.

# Figure 31 shows the timing requirements for the JTAG signals.





**Altera Corporation** 



#### Figure 32. APEX 20K AC Test Conditions Note (1)

### Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

# Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings Notes (T), (2) |                            |                                                |      |      |      |  |
|----------------------------------------------------------------------------------|----------------------------|------------------------------------------------|------|------|------|--|
| Symbol                                                                           | Parameter                  | Conditions                                     | Min  | Max  | Unit |  |
| V <sub>CCINT</sub>                                                               | Supply voltage             | With respect to ground (3)                     | -0.5 | 3.6  | V    |  |
| V <sub>CCIO</sub>                                                                |                            |                                                | -0.5 | 4.6  | V    |  |
| VI                                                                               | DC input voltage           |                                                | -2.0 | 5.75 | V    |  |
| I <sub>OUT</sub>                                                                 | DC output current, per pin |                                                | -25  | 25   | mA   |  |
| T <sub>STG</sub>                                                                 | Storage temperature        | No bias                                        | -65  | 150  | °C   |  |
| T <sub>AMB</sub>                                                                 | Ambient temperature        | Under bias                                     | -65  | 135  | °C   |  |
| ТJ                                                                               | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135  | °C   |  |
|                                                                                  |                            | Ceramic PGA packages, under bias               |      | 150  | °C   |  |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.



Figure 38. ESB Asynchronous Timing Waveforms

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters       (Part 2 of 2) |                                                    |  |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------|--|--|--|
| Symbol                                                                    | Parameter                                          |  |  |  |
| t <sub>ESBDATACO2</sub>                                                   | ESB clock-to-output delay without output registers |  |  |  |
| t <sub>ESBDD</sub>                                                        | ESB data-in to data-out delay for RAM mode         |  |  |  |
| t <sub>PD</sub>                                                           | ESB macrocell input to non-registered output       |  |  |  |
| t <sub>PTERMSU</sub>                                                      | ESB macrocell register setup time before clock     |  |  |  |
| t <sub>PTERMCO</sub>                                                      | ESB macrocell register clock-to-output delay       |  |  |  |
| t <sub>F1-4</sub>                                                         | Fanout delay using local interconnect              |  |  |  |
| t <sub>F5-20</sub>                                                        | Fanout delay using MegaLab Interconnect            |  |  |  |
| t <sub>F20+</sub>                                                         | Fanout delay using FastTrack Interconnect          |  |  |  |
| t <sub>CH</sub>                                                           | Minimum clock high time from clock pin             |  |  |  |
| t <sub>CL</sub>                                                           | Minimum clock low time from clock pin              |  |  |  |
| t <sub>CLRP</sub>                                                         | LE clear pulse width                               |  |  |  |
| t <sub>PREP</sub>                                                         | LE preset pulse width                              |  |  |  |
| t <sub>ESBCH</sub>                                                        | Clock high time                                    |  |  |  |
| t <sub>ESBCL</sub>                                                        | Clock low time                                     |  |  |  |
| t <sub>ESBWP</sub>                                                        | Write pulse width                                  |  |  |  |
| t <sub>ESBRP</sub>                                                        | Read pulse width                                   |  |  |  |

# Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters       Note (1) |                                                         |  |  |  |
|--------------------------------------------------------------|---------------------------------------------------------|--|--|--|
| Symbol                                                       | Clock Parameter                                         |  |  |  |
| t <sub>INSU</sub>                                            | Setup time with global clock at IOE register            |  |  |  |
| t <sub>INH</sub>                                             | Hold time with global clock at IOE register             |  |  |  |
| t <sub>оитсо</sub>                                           | Clock-to-output delay with global clock at IOE register |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters       Note (1) |                                                                                                |            |  |  |  |  |  |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|
| Symbol                                                                     | Parameter                                                                                      | Conditions |  |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                     | Setup time for bidirectional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                      | Hold time for bidirectional pins with global clock at same-row or same-column LE register      |            |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                    | Clock-to-output delay for bidirectional pins with global clock at IOE register                 | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                       | Synchronous IOE output buffer disable delay                                                    | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                       | Synchronous IOE output buffer enable delay, slow slew rate = off                               | C1 = 10 pF |  |  |  |  |  |  |

| Table 36. APE      | <b>EX 20KE Routing Timing Microparameters</b> Note (1) |
|--------------------|--------------------------------------------------------|
| Symbol             | Parameter                                              |
| t <sub>F1-4</sub>  | Fanout delay using Local Interconnect                  |
| t <sub>F5-20</sub> | Fanout delay estimate using MegaLab Interconnect       |
| t <sub>F20+</sub>  | Fanout delay estimate using FastTrack Interconnect     |

#### Note to Table 36:

 These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

| Table 37. APEX ZUKE FUNCTIONAL TIMING MICROPARAMETERS |                                        |  |  |  |  |  |
|-------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Symbol                                                | Parameter                              |  |  |  |  |  |
| ТСН                                                   | Minimum clock high time from clock pin |  |  |  |  |  |
| TCL                                                   | Minimum clock low time from clock pin  |  |  |  |  |  |
| TCLRP                                                 | LE clear Pulse Width                   |  |  |  |  |  |
| TPREP                                                 | LE preset pulse width                  |  |  |  |  |  |
| TESBCH                                                | Clock high time for ESB                |  |  |  |  |  |
| TESBCL                                                | Clock low time for ESB                 |  |  |  |  |  |
| TESBWP                                                | Write pulse width                      |  |  |  |  |  |
| TESBRP                                                | Read pulse width                       |  |  |  |  |  |

# Table 37. APEX 20KE Functional Timing Microparameters

Tables 38 and 39 describe the APEX 20KE external timing parameters.

| Table 38. APEX 20KE External Timing Parameters       Note (1) |                                                                           |                                                    |  |  |  |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| Symbol                                                        | Clock Parameter Conditions                                                |                                                    |  |  |  |  |  |
| t <sub>INSU</sub>                                             | Setup time with global clock at IOE input register                        | Setup time with global clock at IOE input register |  |  |  |  |  |
| t <sub>INH</sub>                                              | Hold time with global clock at IOE input register                         |                                                    |  |  |  |  |  |
| t <sub>оитсо</sub>                                            | Clock-to-output delay with global clock at IOE output register C1 = 10 pF |                                                    |  |  |  |  |  |
| t <sub>INSUPLL</sub>                                          | Setup time with PLL clock at IOE input register                           |                                                    |  |  |  |  |  |
| t <sub>INHPLL</sub>                                           | Hold time with PLL clock at IOE input register                            |                                                    |  |  |  |  |  |
| t <sub>OUTCOPLL</sub>                                         | Clock-to-output delay with PLL clock at IOE output register               | C1 = 10 pF                                         |  |  |  |  |  |

٦

| Table 86. EP20K400E f <sub>MAX</sub> ESB Timing Microparameters |                |      |        |                |       |                |    |  |
|-----------------------------------------------------------------|----------------|------|--------|----------------|-------|----------------|----|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Spe | -2 Speed Grade |       | -3 Speed Grade |    |  |
|                                                                 | Min            | Max  | Min    | Max            | Min   | Max            |    |  |
| t <sub>ESBARC</sub>                                             |                | 1.67 |        | 1.91           |       | 1.99           | ns |  |
| t <sub>ESBSRC</sub>                                             |                | 2.30 |        | 2.66           |       | 2.93           | ns |  |
| t <sub>ESBAWC</sub>                                             |                | 3.09 |        | 3.58           |       | 3.99           | ns |  |
| t <sub>ESBSWC</sub>                                             |                | 3.01 |        | 3.65           |       | 4.05           | ns |  |
| t <sub>ESBWASU</sub>                                            | 0.54           |      | 0.63   |                | 0.65  |                | ns |  |
| t <sub>ESBWAH</sub>                                             | 0.36           |      | 0.43   |                | 0.42  |                | ns |  |
| t <sub>ESBWDSU</sub>                                            | 0.69           |      | 0.77   |                | 0.84  |                | ns |  |
| t <sub>ESBWDH</sub>                                             | 0.36           |      | 0.43   |                | 0.42  |                | ns |  |
| t <sub>ESBRASU</sub>                                            | 1.61           |      | 1.77   |                | 1.86  |                | ns |  |
| t <sub>ESBRAH</sub>                                             | 0.00           |      | 0.00   |                | 0.01  |                | ns |  |
| t <sub>ESBWESU</sub>                                            | 1.35           |      | 1.47   |                | 1.61  |                | ns |  |
| t <sub>ESBWEH</sub>                                             | 0.00           |      | 0.00   |                | 0.00  |                | ns |  |
| t <sub>ESBDATASU</sub>                                          | -0.18          |      | -0.30  |                | -0.27 |                | ns |  |
| t <sub>ESBDATAH</sub>                                           | 0.13           |      | 0.13   |                | 0.13  |                | ns |  |
| t <sub>ESBWADDRSU</sub>                                         | -0.02          |      | -0.11  |                | -0.03 |                | ns |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.06           |      | -0.01  |                | -0.05 |                | ns |  |
| t <sub>ESBDATACO1</sub>                                         |                | 1.16 |        | 1.40           |       | 1.54           | ns |  |
| t <sub>ESBDATACO2</sub>                                         |                | 2.18 |        | 2.55           |       | 2.85           | ns |  |
| t <sub>ESBDD</sub>                                              |                | 2.73 |        | 3.17           |       | 3.58           | ns |  |
| t <sub>PD</sub>                                                 |                | 1.57 |        | 1.83           |       | 2.07           | ns |  |
| t <sub>PTERMSU</sub>                                            | 0.92           |      | 0.99   |                | 1.18  |                | ns |  |
| t <sub>PTERMCO</sub>                                            |                | 1.18 |        | 1.43           |       | 1.17           | ns |  |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |         |          |        |          |          |         |      |  |  |
|-----------------------------------------------------------------|---------|----------|--------|----------|----------|---------|------|--|--|
| Symbol                                                          | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Speed | d Grade | Unit |  |  |
|                                                                 | Min     | Max      | Min    | Max      | Min      | Max     |      |  |  |
| t <sub>SU</sub>                                                 | 0.25    |          | 0.25   |          | 0.25     |         | ns   |  |  |
| t <sub>H</sub>                                                  | 0.25    |          | 0.25   |          | 0.25     |         | ns   |  |  |
| t <sub>CO</sub>                                                 |         | 0.28     |        | 0.32     |          | 0.33    | ns   |  |  |
| t <sub>LUT</sub>                                                |         | 0.80     |        | 0.95     |          | 1.13    | ns   |  |  |

| Table 102. EP20K1000E External Bidirectional Timing Parameters |                |      |         |         |                |      |      |  |  |
|----------------------------------------------------------------|----------------|------|---------|---------|----------------|------|------|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | d Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                | Min            | Max  | Min     | Max     | Min            | Max  |      |  |  |
| t <sub>insubidir</sub>                                         | 3.22           |      | 3.33    |         | 3.51           |      | ns   |  |  |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00    |         | 0.00           |      | ns   |  |  |
| toutcobidir                                                    | 2.00           | 5.75 | 2.00    | 6.33    | 2.00           | 6.90 | ns   |  |  |
| t <sub>XZBIDIR</sub>                                           |                | 6.31 |         | 7.09    |                | 7.76 | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                           |                | 6.31 |         | 7.09    |                | 7.76 | ns   |  |  |
| t <sub>INSUBIDIRPL</sub> L                                     | 3.25           |      | 3.26    |         |                |      | ns   |  |  |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00    |         |                |      | ns   |  |  |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.25 | 0.50    | 2.99    |                |      | ns   |  |  |
| t <sub>XZBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |                |      | ns   |  |  |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |                |      | ns   |  |  |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |                               |      |          |         |      |      |    |  |  |
|------------------------------------------------------------------|-------------------------------|------|----------|---------|------|------|----|--|--|
| Symbol                                                           | -1 Speed Grade -2 Speed Grade |      | ed Grade | -3 Spee | Unit |      |    |  |  |
|                                                                  | Min                           | Max  | Min      | Max     | Min  | Max  |    |  |  |
| t <sub>SU</sub>                                                  | 0.25                          |      | 0.25     |         | 0.25 |      | ns |  |  |
| t <sub>H</sub>                                                   | 0.25                          |      | 0.25     |         | 0.25 |      | ns |  |  |
| t <sub>CO</sub>                                                  |                               | 0.28 |          | 0.32    |      | 0.33 | ns |  |  |
| t <sub>LUT</sub>                                                 |                               | 0.80 |          | 0.95    |      | 1.13 | ns |  |  |

Т

| Table 110. Selectable I/O Standard Output Delays |         |          |         |                |     |                |     |  |  |
|--------------------------------------------------|---------|----------|---------|----------------|-----|----------------|-----|--|--|
| Symbol                                           | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |     |  |  |
|                                                  | Min     | Max      | Min     | Max            | Min | Max            | Min |  |  |
| LVCMOS                                           |         | 0.00     |         | 0.00           |     | 0.00           | ns  |  |  |
| LVTTL                                            |         | 0.00     |         | 0.00           |     | 0.00           | ns  |  |  |
| 2.5 V                                            |         | 0.00     |         | 0.09           |     | 0.10           | ns  |  |  |
| 1.8 V                                            |         | 2.49     |         | 2.98           |     | 3.03           | ns  |  |  |
| PCI                                              |         | -0.03    |         | 0.17           |     | 0.16           | ns  |  |  |
| GTL+                                             |         | 0.75     |         | 0.75           |     | 0.76           | ns  |  |  |
| SSTL-3 Class I                                   |         | 1.39     |         | 1.51           |     | 1.50           | ns  |  |  |
| SSTL-3 Class II                                  |         | 1.11     |         | 1.23           |     | 1.23           | ns  |  |  |
| SSTL-2 Class I                                   |         | 1.35     |         | 1.48           |     | 1.47           | ns  |  |  |
| SSTL-2 Class II                                  |         | 1.00     |         | 1.12           |     | 1.12           | ns  |  |  |
| LVDS                                             |         | -0.48    |         | -0.48          |     | -0.48          | ns  |  |  |
| CTT                                              |         | 0.00     |         | 0.00           |     | 0.00           | ns  |  |  |
| AGP                                              |         | 0.00     |         | 0.00           |     | 0.00           | ns  |  |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

# **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.