



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 2432                                                          |
| Number of Logic Elements/Cells | 24320                                                         |
| Total RAM Bits                 | 311296                                                        |
| Number of I/O                  | 508                                                           |
| Number of Gates                | 1537000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | -                                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | -                                                             |
| Supplier Device Package        | -                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k600efc1020-1x |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Feature                                                                                                                                                                            | APEX 20K Devices                                                                                                                                  | APEX 20KE Devices                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MultiCore system integration                                                                                                                                                       | Full support                                                                                                                                      | Full support                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| SignalTap logic analysis                                                                                                                                                           | Full support                                                                                                                                      | Full support                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 32/64-Bit, 33-MHz PCI                                                                                                                                                              | Full compliance in -1, -2 speed grades                                                                                                            | Full compliance in -1, -2 speed grades                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 32/64-Bit, 66-MHz PCI                                                                                                                                                              | -                                                                                                                                                 | Full compliance in -1 speed grade                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| MultiVolt I/O                                                                                                                                                                      | 2.5-V or 3.3-V V <sub>CCIO</sub><br>V <sub>CCIO</sub> selected for device<br>Certain devices are 5.0-V tolerant                                   | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub> V <sub>CCIO</sub> selected block-by-block 5.0-V tolerant with use of external resistor                                                                                                                                                                                                                                                                                    |  |  |
| ClockLock support  Clock delay reduction 2× and 4× clock multiplication  Clock delay reduction 2× and 4× clock multiplication  m/(n× v Drive Cl External ClockSh LVDS st Up to for |                                                                                                                                                   | Clock delay reduction $m/(n \times v)$ or $m/(n \times k)$ clock multiplication Drive ClockLock output off-chip External clock feedback ClockShift LVDS support Up to four PLLs ClockShift, clock phase adjustment                                                                                                                                                                                                 |  |  |
| Dedicated clock and input pins                                                                                                                                                     | Six                                                                                                                                               | Eight                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| I/O standard support                                                                                                                                                               | 2.5-V, 3.3-V, 5.0-V I/O 3.3-V PCI Low-voltage complementary metal-oxide semiconductor (LVCMOS) Low-voltage transistor-to-transistor logic (LVTTL) | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O 2.5-V I/O 3.3-V PCI and PCI-X 3.3-V Advanced Graphics Port (AGP) Center tap terminated (CTT) GTL+ LVCMOS LVTTL True-LVDS and LVPECL data pins (in EP20K300E and larger devices) LVDS and LVPECL signaling (in all BGA and FineLine BGA devices) LVDS and LVPECL data pins up to 156 Mbps (in -1 speed grade devices) HSTL Class I PCI-X SSTL-2 Class I and II SSTL-3 Class I and II |  |  |
| Memory support  Dual-port RAM  FIFO  RAM  ROM  RAM  ROM  ROM  Dual-port RAM  FIFO  RAM  ROM                                                                                        |                                                                                                                                                   | Dual-port RAM<br>FIFO<br>RAM                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.

Figure 7. APEX 20K Cascade Chain



Figure 10. FastTrack Connection to Local Interconnect



| Source                           | Source         |                   |          |          | Destination           |                         |                                  |                                     |                         |
|----------------------------------|----------------|-------------------|----------|----------|-----------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|
|                                  | Row<br>I/O Pin | Column<br>I/O Pin | LE       | ESB      | Local<br>Interconnect | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |
| Row I/O Pin                      |                |                   |          |          | ✓                     | ✓                       | ✓                                | ✓                                   |                         |
| Column I/O<br>Pin                |                |                   |          |          |                       |                         |                                  | <b>✓</b>                            | <b>√</b> (1)            |
| LE                               |                |                   |          |          | ✓                     | ✓                       | ✓                                | ✓                                   |                         |
| ESB                              |                |                   |          |          | ✓                     | <b>✓</b>                | <b>✓</b>                         | ✓                                   |                         |
| Local<br>Interconnect            | <b>✓</b>       | ✓                 | <b>✓</b> | <b>✓</b> |                       |                         |                                  |                                     |                         |
| MegaLAB<br>Interconnect          |                |                   |          |          | ~                     |                         |                                  |                                     |                         |
| Row<br>FastTrack<br>Interconnect |                |                   |          |          |                       | <b>✓</b>                |                                  | <b>✓</b>                            |                         |
| Column                           |                |                   |          |          |                       | <b>✓</b>                | <b>✓</b>                         |                                     |                         |
| FastTrack<br>Interconnect        |                |                   |          |          |                       |                         |                                  |                                     |                         |
| FastRow<br>Interconnect          |                |                   |          |          | <b>✓</b> (1)          |                         |                                  |                                     |                         |

Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

## **Product-Term Logic**

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

#### Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

#### **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

## I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay.

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |
|----------------------------------------------|-----------------------------------------|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |
| Output register t <sub>CO</sub> delay        | Increase delay to output pin            |  |  |

The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



Figure 27. Row IOE Connection to the Interconnect

Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out.

# MultiVolt I/O Interface

The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V  $V_{CCINT}$  level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

| Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support |                                      |              |              |              |     |          |
|---------------------------------------------------------|--------------------------------------|--------------|--------------|--------------|-----|----------|
| V <sub>CCIO</sub> (V)                                   | Input Signals (V) Output Signals (V) |              |              |              | (V) |          |
|                                                         | 2.5                                  | 3.3          | 5.0          | 2.5          | 3.3 | 5.0      |
| 2.5                                                     | ✓                                    | <b>√</b> (1) | <b>√</b> (1) | ✓            |     |          |
| 3.3                                                     | <b>✓</b>                             | ✓            | <b>√</b> (1) | <b>√</b> (2) | ✓   | <b>✓</b> |

#### Notes to Table 12:

- (1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\text{CCIO}}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs.

Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                  |     |     |      |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|------|
| Symbol                                                                                        | Parameter                                                        | Min | Max | Unit |
| t <sub>SKEW</sub>                                                                             | Skew delay between related ClockLock/ClockBoost-generated clocks |     | 500 | ps   |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)               |     | 200 | ps   |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)         |     | 50  | ps   |

#### Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                                                                        | Parameter                                                                                                                  | Min | Max        | Unit |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>                                                              | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>                                                          | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>                                                           | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>                                                                | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>                                                                | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub> Time required for ClockLock/ ClockBoost to acquire lock (3) |                                                                                                                            |     | 10         | μѕ   |
| t <sub>SKEW</sub>                                                             | Skew delay between related ClockLock/ ClockBoost-generated clock                                                           | 500 | 500        | ps   |
| t <sub>JITTER</sub>                                                           | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub>                                                         | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |
|--------------------------------------------------|-------------------------------|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |
| EP20K30E                                         | 420                           |  |  |
| EP20K60E                                         | 624                           |  |  |
| EP20K100                                         | 786                           |  |  |
| EP20K100E                                        | 774                           |  |  |
| EP20K160E                                        | 984                           |  |  |
| EP20K200                                         | 1,176                         |  |  |
| EP20K200E                                        | 1,164                         |  |  |
| EP20K300E                                        | 1,266                         |  |  |
| EP20K400                                         | 1,536                         |  |  |
| EP20K400E                                        | 1,506                         |  |  |
| EP20K600E                                        | 1,806                         |  |  |
| EP20K1000E                                       | 2,190                         |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Table 2            | 8. APEX 20KE Device Recommende                      | d Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions             | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)               | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)               | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)               | -0.5             | 4.0               | ٧    |
| Vo                 | Output voltage                                      |                        | 0                | V <sub>CCIO</sub> | V    |
| T <sub>J</sub>     | Junction temperature                                | For commercial use     | 0                | 85                | °C   |
|                    |                                                     | For industrial use     | -40              | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                        |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                        |                  | 40                | ns   |

All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength.

Figure 36 shows the  $f_{MAX}$  timing model for APEX 20K devices.



Figure 37 shows the  $f_{MAX}$  timing model for APEX 20KE devices. These parameters can be used to estimate  $f_{MAX}$  for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |                                                    |   |  |
|---------------------------------------------------------------------|----------------------------------------------------|---|--|
| Symbol                                                              | Parameter                                          |   |  |
| t <sub>ESBDATACO2</sub>                                             | ESB clock-to-output delay without output registers |   |  |
| t <sub>ESBDD</sub>                                                  | ESB data-in to data-out delay for RAM mode         |   |  |
| t <sub>PD</sub>                                                     | ESB macrocell input to non-registered output       | - |  |
| t <sub>PTERMSU</sub>                                                | ESB macrocell register setup time before clock     |   |  |
| t <sub>PTERMCO</sub>                                                | ESB macrocell register clock-to-output delay       |   |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using local interconnect              |   |  |
| t <sub>F5-20</sub>                                                  | Fanout delay using MegaLab Interconnect            |   |  |
| t <sub>F20+</sub>                                                   | Fanout delay using FastTrack Interconnect          |   |  |
| t <sub>CH</sub>                                                     | Minimum clock high time from clock pin             |   |  |
| t <sub>CL</sub>                                                     | Minimum clock low time from clock pin              |   |  |
| t <sub>CLRP</sub>                                                   | LE clear pulse width                               |   |  |
| t <sub>PREP</sub>                                                   | LE preset pulse width                              |   |  |
| t <sub>ESBCH</sub>                                                  | Clock high time                                    |   |  |
| t <sub>ESBCL</sub>                                                  | Clock low time                                     |   |  |
| t <sub>ESBWP</sub>                                                  | Write pulse width                                  |   |  |
| t <sub>ESBRP</sub>                                                  | Read pulse width                                   |   |  |

Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters Note (1) |                                                         |  |
|--------------------------------------------------------|---------------------------------------------------------|--|
| Symbol                                                 | Clock Parameter                                         |  |
| t <sub>INSU</sub>                                      | Setup time with global clock at IOE register            |  |
| t <sub>INH</sub>                                       | Hold time with global clock at IOE register             |  |
| tоитсо                                                 | Clock-to-output delay with global clock at IOE register |  |

| Table 33. APEX          | <b>20K External Bidirectional Timing Parameters</b> Note (1)                               |            |
|-------------------------|--------------------------------------------------------------------------------------------|------------|
| Symbol                  | Parameter                                                                                  | Conditions |
| t <sub>INSUBIDIR</sub>  | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |
| t <sub>INHBIDIR</sub>   | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |
| <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |
| t <sub>XZBIDIR</sub>    | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |
| t <sub>ZXBIDIR</sub>    | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Units |
|-------------------------|---------|---------|---------|---------|---------|---------|-------|
|                         | Min     | Max     | Min     | Max     | Min     | Max     |       |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |         | 0.8     |         | ns    |
| t <sub>H</sub>          | 0.7     |         | 0.8     |         | 1.0     |         | ns    |
| t <sub>CO</sub>         |         | 0.3     |         | 0.4     |         | 0.5     | ns    |
| t <sub>LUT</sub>        |         | 0.8     |         | 1.0     |         | 1.3     | ns    |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1     |         | 2.4     | ns    |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9     |         | 8.1     | ns    |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |         | 4.6     |         | ns    |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |         | 3.1     |         | ns    |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |         | 0.9     |         | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |         | 3.3     |         | ns    |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6     |         | 1.8     | ns    |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1     |         | 3.6     | ns    |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3     |         | 3.6     | ns    |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0     |         | 3.6     | ns    |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.7     |         | 3.2     |         | ns    |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8     |         | 2.1     | ns    |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6     |         | 0.7     | ns    |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7     |         | 1.8     | ns    |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2     |         | 2.3     | ns    |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| $t_{CL}$                | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |         | 0.4     |         | ns    |
| t <sub>PREP</sub>       | 0.4     |         | 0.5     |         | 0.5     |         | ns    |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |         | 2.2     |         | ns    |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     | _       | 1.4     |         | ns    |

| Symbol                  | -    | 1    |      | -2   |      | 3    | Unit |
|-------------------------|------|------|------|------|------|------|------|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |      | 2.03 |      | 2.86 |      | 4.24 | ns   |
| t <sub>ESBSRC</sub>     |      | 2.58 |      | 3.49 |      | 5.02 | ns   |
| t <sub>ESBAWC</sub>     |      | 3.88 |      | 5.45 |      | 8.08 | ns   |
| t <sub>ESBSWC</sub>     |      | 4.08 |      | 5.35 |      | 7.48 | ns   |
| t <sub>ESBWASU</sub>    | 1.77 |      | 2.49 |      | 3.68 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWDSU</sub>    | 1.95 |      | 2.74 |      | 4.05 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.96 |      | 2.75 |      | 4.07 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.80 |      | 2.73 |      | 4.28 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | 0.07 |      | 0.48 |      | 1.17 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.30 |      | 0.80 |      | 1.64 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.37 |      | 0.90 |      | 1.78 |      | ns   |
| t <sub>ESBDATACO1</sub> |      | 1.11 |      | 1.32 |      | 1.67 | ns   |
| t <sub>ESBDATACO2</sub> |      | 2.65 |      | 3.73 |      | 5.53 | ns   |
| t <sub>ESBDD</sub>      |      | 3.88 |      | 5.45 |      | 8.08 | ns   |
| t <sub>PD</sub>         |      | 1.91 | _    | 2.69 |      | 3.98 | ns   |
| t <sub>PTERMSU</sub>    | 1.04 |      | 1.71 |      | 2.82 |      | ns   |
| t <sub>PTERMCO</sub>    |      | 1.13 |      | 1.34 |      | 1.69 | ns   |

| Table 51. EP2      | OK30E f <sub>MAX</sub> R | outing Delays |     |      |     |      |      |
|--------------------|--------------------------|---------------|-----|------|-----|------|------|
| Symbol             | -                        | 1             | ,   | -2   | -;  | 3    | Unit |
|                    | Min                      | Max           | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>  |                          | 0.24          |     | 0.27 |     | 0.31 | ns   |
| t <sub>F5-20</sub> |                          | 1.03          |     | 1.14 |     | 1.30 | ns   |
| t <sub>F20+</sub>  |                          | 1.42          |     | 1.54 |     | 1.77 | ns   |

| Symbol                  | -     | 1    | -     | 2    | -;   | 3    | Unit |
|-------------------------|-------|------|-------|------|------|------|------|
|                         | Min   | Max  | Min   | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |       | 1.65 |       | 2.02 |      | 2.11 | ns   |
| t <sub>ESBSRC</sub>     |       | 2.21 |       | 2.70 |      | 3.11 | ns   |
| t <sub>ESBAWC</sub>     |       | 3.04 |       | 3.79 |      | 4.42 | ns   |
| t <sub>ESBSWC</sub>     |       | 2.81 |       | 3.56 |      | 4.10 | ns   |
| t <sub>ESBWASU</sub>    | 0.54  |      | 0.66  |      | 0.73 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.68  |      | 0.81  |      | 0.94 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.58  |      | 1.87  |      | 2.06 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00  |      | 0.00  |      | 0.01 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.41  |      | 1.71  |      | 2.00 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00  |      | 0.00  |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.02 |      | -0.03 |      | 0.09 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13  |      | 0.13  |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.14  |      | 0.17  |      | 0.35 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.21  |      | 0.27  |      | 0.43 |      | ns   |
| t <sub>ESBDATACO1</sub> |       | 1.04 |       | 1.30 |      | 1.46 | ns   |
| t <sub>ESBDATACO2</sub> |       | 2.15 |       | 2.70 |      | 3.16 | ns   |
| t <sub>ESBDD</sub>      |       | 2.69 |       | 3.35 |      | 3.97 | ns   |
| t <sub>PD</sub>         |       | 1.55 |       | 1.93 | _    | 2.29 | ns   |
| t <sub>PTERMSU</sub>    | 1.01  |      | 1.23  |      | 1.52 |      | ns   |
| t <sub>PTERMCO</sub>    |       | 1.06 |       | 1.32 |      | 1.04 | ns   |

| Table 69. EP2      | OK160E f <sub>MAX</sub> | Routing Delays | s   |      |     |      |      |
|--------------------|-------------------------|----------------|-----|------|-----|------|------|
| Symbol             | -                       | 1              |     | -2   | -3  |      | Unit |
|                    | Min                     | Max            | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>  |                         | 0.25           |     | 0.26 |     | 0.28 | ns   |
| t <sub>F5-20</sub> |                         | 1.00           |     | 1.18 |     | 1.35 | ns   |
| t <sub>F20+</sub>  |                         | 1.95           |     | 2.19 |     | 2.30 | ns   |

| Symbol             | -1   |     | -    | -2  |      | -3  |    |
|--------------------|------|-----|------|-----|------|-----|----|
|                    | Min  | Max | Min  | Max | Min  | Max |    |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns |

| Symbol               | -1   |      | -    | 2    | -3   | Unit |    |
|----------------------|------|------|------|------|------|------|----|
|                      | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSU</sub>    | 2.23 |      | 2.34 |      | 2.47 |      | ns |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| toutco               | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |
| t <sub>INSUPLL</sub> | 2.12 |      | 2.07 |      | =    |      | ns |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | =    |      | ns |
| toutcople            | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |

| Symbol             | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |      | -3 Speed Grade |    |  |
|--------------------|----------------|-----|---------|----------------|------|----------------|----|--|
|                    | Min            | Max | Min     | Max            | Min  | Max            |    |  |
| t <sub>CH</sub>    | 2.00           |     | 2.50    |                | 2.75 |                | ns |  |
| t <sub>CL</sub>    | 2.00           |     | 2.50    |                | 2.75 |                | ns |  |
| t <sub>CLRP</sub>  | 0.18           |     | 0.26    |                | 0.34 |                | ns |  |
| t <sub>PREP</sub>  | 0.18           |     | 0.26    |                | 0.34 |                | ns |  |
| t <sub>ESBCH</sub> | 2.00           |     | 2.50    |                | 2.75 |                | ns |  |
| t <sub>ESBCL</sub> | 2.00           |     | 2.50    |                | 2.75 |                | ns |  |
| t <sub>ESBWP</sub> | 1.17           |     | 1.68    |                | 2.18 |                | ns |  |
| t <sub>ESBRP</sub> | 0.95           |     | 1.35    |                | 1.76 |                | ns |  |

| Symbol               | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |      | d Grade | Unit |
|----------------------|----------------|------|---------|----------------|------|---------|------|
|                      | Min            | Max  | Min     | Max            | Min  | Max     |      |
| t <sub>INSU</sub>    | 2.74           |      | 2.74    |                | 2.87 |         | ns   |
| t <sub>INH</sub>     | 0.00           |      | 0.00    |                | 0.00 |         | ns   |
| t <sub>OUTCO</sub>   | 2.00           | 5.51 | 2.00    | 6.06           | 2.00 | 6.61    | ns   |
| t <sub>INSUPLL</sub> | 1.86           |      | 1.96    |                | -    |         | ns   |
| t <sub>INHPLL</sub>  | 0.00           |      | 0.00    |                | -    |         | ns   |
| toutcople            | 0.50           | 2.62 | 0.50    | 2.91           | -    | -       | ns   |

| Symbol                    | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|---------------------------|----------------|------|---------|---------|---------|------|----|
|                           | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>    | 0.64           |      | 0.98    |         | 1.08    |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir               | 2.00           | 5.51 | 2.00    | 6.06    | 2.00    | 6.61 | ns |
| t <sub>XZBIDIR</sub>      |                | 6.10 |         | 6.74    |         | 7.10 | ns |
| t <sub>ZXBIDIR</sub>      |                | 6.10 |         | 6.74    |         | 7.10 | ns |
| t <sub>INSUBIDIRPLL</sub> | 2.26           |      | 2.68    |         | -       |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00    |         | -       |      | ns |
| toutcobidirpll            | 0.50           | 2.62 | 0.50    | 2.91    | -       | -    | ns |
| <sup>t</sup> xzbidirpll   |                | 3.21 |         | 3.59    |         | -    | ns |
| tzxbidirpll               |                | 3.21 |         | 3.59    |         | -    | ns |

| Symbol                    | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|---------------------------|----------------|------|---------|---------|---------|------|----|
|                           | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>    | 3.47           |      | 3.68    |         | 3.99    |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir               | 2.00           | 6.18 | 2.00    | 6.81    | 2.00    | 7.36 | ns |
| t <sub>XZBIDIR</sub>      |                | 6.91 |         | 7.62    |         | 8.38 | ns |
| t <sub>ZXBIDIR</sub>      |                | 6.91 |         | 7.62    |         | 8.38 | ns |
| t <sub>INSUBIDIRPLL</sub> | 3.05           |      | 3.26    |         |         |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00    |         |         |      | ns |
| toutcobidirpll            | 0.50           | 2.67 | 0.50    | 2.99    |         |      | ns |
| t <sub>XZBIDIRPLL</sub>   |                | 3.41 |         | 3.80    |         |      | ns |
| tzxbidirpll               |                | 3.41 |         | 3.80    |         |      | ns |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |                |       |                |       |                |       |      |
|-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|
| Symbol                                          | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |
|                                                 | Min            | Max   | Min            | Max   | Min            | Max   | Min  |
| LVCMOS                                          |                | 0.00  |                | 0.00  |                | 0.00  | ns   |
| LVTTL                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |
| 2.5 V                                           |                | 0.00  |                | 0.04  |                | 0.05  | ns   |
| 1.8 V                                           |                | -0.11 |                | 0.03  |                | 0.04  | ns   |
| PCI                                             |                | 0.01  |                | 0.09  |                | 0.10  | ns   |
| GTL+                                            |                | -0.24 |                | -0.23 |                | -0.19 | ns   |
| SSTL-3 Class I                                  |                | -0.32 |                | -0.21 |                | -0.47 | ns   |
| SSTL-3 Class II                                 |                | -0.08 |                | 0.03  |                | -0.23 | ns   |
| SSTL-2 Class I                                  |                | -0.17 |                | -0.06 |                | -0.32 | ns   |
| SSTL-2 Class II                                 |                | -0.16 |                | -0.05 |                | -0.31 | ns   |
| LVDS                                            |                | -0.12 |                | -0.12 |                | -0.12 | ns   |
| CTT                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |
| AGP                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |

### Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- t<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.