# E·XFL

#### Altera - EP20K600EFC33-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Active                                                       |
| Number of LABs/CLBs            | -                                                            |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 588                                                          |
| Number of Gates                | -                                                            |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 1020-BBGA                                                    |
| Supplier Device Package        | 1020-FBGA (33x33)                                            |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k600efc33-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





#### Logic Element

The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5.



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain



Figure 10. FastTrack Connection to Local Interconnect





# Embedded System Block

The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram.





#### Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

#### **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>™</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

# I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



#### **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

#### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

| Symbol                | Parameter                                                           | Min | Max | Unit |
|-----------------------|---------------------------------------------------------------------|-----|-----|------|
| t <sub>SKEW</sub>     | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |
| JITTER                | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

# Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>out</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

#### Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |                                                              |            |     |     |                        |                  |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|--|--|
| Symbol                                                               | Parameter                                                    | Conditions | Min | Тур | Мах                    | Unit             |  |  |  |  |
| t <sub>R</sub>                                                       | Input rise time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>F</sub>                                                       | Input fall time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>INDUTY</sub>                                                  | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |  |  |  |
| t <sub>INJITTER</sub>                                                | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |  |  |  |
| t <sub>OUTJITTER</sub>                                               | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |  |  |  |
| t <sub>OUTDUTY</sub>                                                 | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |  |  |
| t <sub>LOCK</sub> (2) <sub>,</sub> (3)                               | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |  |  |

| Symbol                  | Parameter                                        | I/O Standard       | -1X Spe | ed Grade | -2X Spee | d Grade | Units |
|-------------------------|--------------------------------------------------|--------------------|---------|----------|----------|---------|-------|
|                         |                                                  | -                  | Min     | Max      | Min      | Max     |       |
| f <sub>VCO</sub> (4)    | Voltage controlled oscillator<br>operating range |                    | 200     | 500      | 200      | 500     | MHz   |
| f <sub>CLOCK0</sub>     | Clock0 PLL output frequency for internal use     |                    | 1.5     | 335      | 1.5      | 200     | MHz   |
| f <sub>CLOCK1</sub>     | Clock1 PLL output frequency for internal use     |                    | 20      | 335      | 20       | 200     | MHz   |
| fCLOCK0_EXT             | Output clock frequency for                       | 3.3-V LVTTL        | 1.5     | 245      | 1.5      | 226     | MHz   |
|                         | external clock0 output                           | 2.5-V LVTTL        | 1.5     | 234      | 1.5      | 221     | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 1.5     | 223      | 1.5      | 216     | MHz   |
|                         |                                                  | GTL+               | 1.5     | 205      | 1.5      | 193     | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 1.5     | 158      | 1.5      | 157     | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 1.5     | 142      | 1.5      | 142     | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 1.5     | 166      | 1.5      | 162     | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 1.5     | 149      | 1.5      | 146     | MHz   |
|                         |                                                  | LVDS               | 1.5     | 420      | 1.5      | 350     | MHz   |
| f <sub>CLOCK1_EXT</sub> | Output clock frequency for                       | 3.3-V LVTTL        | 20      | 245      | 20       | 226     | MHz   |
|                         | external clock1 output                           | 2.5-V LVTTL        | 20      | 234      | 20       | 221     | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 20      | 223      | 20       | 216     | MHz   |
|                         |                                                  | GTL+               | 20      | 205      | 20       | 193     | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 20      | 158      | 20       | 157     | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 20      | 142      | 20       | 142     | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 20      | 166      | 20       | 162     | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 20      | 149      | 20       | 146     | MHz   |
|                         |                                                  | LVDS               | 20      | 420      | 20       | 350     | MHz   |

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K J       | rAG Instructions                                                                                                                                                                                                                     |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |

### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.



Figure 38. ESB Asynchronous Timing Waveforms

| Symbol                        | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                               | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>INSU</sub> (1)         | 2.3            |     | 2.8            |     | 3.2            |     | ns   |
| t <sub>INH</sub> (1)          | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>OUTCO</sub> (1)        | 2.0            | 4.5 | 2.0            | 4.9 | 2.0            | 6.6 | ns   |
| t <sub>INSU</sub> (2)         | 1.1            |     | 1.2            |     | -              |     | ns   |
| t <sub>INH</sub> (2)          | 0.0            |     | 0.0            |     | -              |     | ns   |
| t <sub>оитсо</sub> <i>(2)</i> | 0.5            | 2.7 | 0.5            | 3.1 | _              | 4.8 | ns   |

| Table 44. EP20K100 External Bidirectional Timing Parameters |                |     |                |     |         |                |    |  |  |
|-------------------------------------------------------------|----------------|-----|----------------|-----|---------|----------------|----|--|--|
| Symbol                                                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | -3 Speed Grade |    |  |  |
|                                                             | Min            | Max | Min            | Max | Min     | Max            |    |  |  |
| t <sub>INSUBIDIR</sub> (1)                                  | 2.3            |     | 2.8            |     | 3.2     |                | ns |  |  |
| t <sub>INHBIDIR</sub> (1)                                   | 0.0            |     | 0.0            |     | 0.0     |                | ns |  |  |
| toutcobidir<br>(1)                                          | 2.0            | 4.5 | 2.0            | 4.9 | 2.0     | 6.6            | ns |  |  |
| t <sub>XZBIDIR</sub> (1)                                    |                | 5.0 |                | 5.9 |         | 6.9            | ns |  |  |
| t <sub>ZXBIDIR</sub> (1)                                    |                | 5.0 |                | 5.9 |         | 6.9            | ns |  |  |
| t <sub>insubidir</sub> (2)                                  | 1.0            |     | 1.2            |     | -       |                | ns |  |  |
| t <sub>INHBIDIR</sub> (2)                                   | 0.0            |     | 0.0            |     | -       |                | ns |  |  |
| toutcobidir<br>(2)                                          | 0.5            | 2.7 | 0.5            | 3.1 | -       | -              | ns |  |  |
| t <sub>XZBIDIR</sub> (2)                                    |                | 4.3 |                | 5.0 |         | -              | ns |  |  |
| t <sub>ZXBIDIR</sub> (2)                                    |                | 4.3 |                | 5.0 |         | -              | ns |  |  |

| Table 45. EP20K200 External Timing Parameters |                |     |                |     |         |                |    |  |  |
|-----------------------------------------------|----------------|-----|----------------|-----|---------|----------------|----|--|--|
| Symbol                                        | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | -3 Speed Grade |    |  |  |
|                                               | Min            | Max | Min            | Мах | Min     | Max            |    |  |  |
| t <sub>INSU</sub> (1)                         | 1.9            |     | 2.3            |     | 2.6     |                | ns |  |  |
| t <sub>INH</sub> (1)                          | 0.0            |     | 0.0            |     | 0.0     |                | ns |  |  |
| t <sub>OUTCO</sub> (1)                        | 2.0            | 4.6 | 2.0            | 5.6 | 2.0     | 6.8            | ns |  |  |
| t <sub>INSU</sub> (2)                         | 1.1            |     | 1.2            |     | -       |                | ns |  |  |
| t <sub>INH</sub> (2)                          | 0.0            |     | 0.0            |     | -       |                | ns |  |  |
| t <sub>оитсо</sub> <i>(2)</i>                 | 0.5            | 2.7 | 0.5            | 3.1 | -       | -              | ns |  |  |

| Symbol                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                             | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.9            |     | 2.3            |     | 2.6            |     | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0            | 4.6 | 2.0            | 5.6 | 2.0            | 6.8 | ns   |
| t <sub>XZBIDIR</sub> (1)    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>ZXBIDIR</sub> (1)    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 1.1            |     | 1.2            |     | -              |     | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0            |     | -              |     | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5            | 2.7 | 0.5            | 3.1 | -              | -   | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 4.3 |                | 5.0 |                | -   | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 4.3 |                | 5.0 |                | -   | ns   |

#### Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |  |  |
|------------------------|----------------|-----|---------|----------------|-----|----------------|----|--|--|--|
|                        | Min            | Max | Min     | Max            | Min | Max            |    |  |  |  |
| t <sub>INSU</sub> (1)  | 1.4            |     | 1.8     |                | 2.0 |                | ns |  |  |  |
| t <sub>INH</sub> (1)   | 0.0            |     | 0.0     |                | 0.0 |                | ns |  |  |  |
| t <sub>OUTCO</sub> (1) | 2.0            | 4.9 | 2.0     | 6.1            | 2.0 | 7.0            | ns |  |  |  |
| t <sub>INSU</sub> (2)  | 0.4            |     | 1.0     |                | -   |                | ns |  |  |  |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0     |                | -   |                | ns |  |  |  |
| t <sub>оитсо</sub> (2) | 0.5            | 3.1 | 0.5     | 4.1            | -   | -              | ns |  |  |  |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Spe | -2 Speed Grade |     | ed Grade | Unit |
|-----------------------------|---------|---------|--------|----------------|-----|----------|------|
|                             | Min     | Max     | Min    | Max            | Min | Max      |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8    |                | 2.0 |          | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0    |                | 0.0 |          | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0    | 6.1            | 2.0 | 7.0      | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |        | 8.9            |     | 10.3     | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |        | 8.9            |     | 10.3     | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0    |                | -   |          | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0    |                | -   |          | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5    | 4.1            | -   | -        | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |        | 7.6            |     | -        | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |        | 7.6            |     | -        | ns   |

#### **Altera Corporation**

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |
|--------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                       | -1   |      | -2   |      | -3   |      | Unit |
|                                                              | Min  | Мах  | Min  | Max  | Min  | Max  | 1    |
| t <sub>insubidir</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns   |
| t <sub>INHBIDIR</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |
| t <sub>XZBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |
| tZXBIDIRPLL                                                  |      | 5.40 |      | 6.05 |      | -    | ns   |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|
| Symbol                                                         | -    | 1    | -2   |      | -;   | Unit |    |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns |  |

| Symbol                  | -1 Speed Grade |      | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|-------------------------|----------------|------|---------|----------|---------|---------|------|
|                         | Min            | Max  | Min     | Max      | Min     | Мах     |      |
| t <sub>ESBARC</sub>     |                | 1.78 |         | 2.02     |         | 1.95    | ns   |
| t <sub>ESBSRC</sub>     |                | 2.52 |         | 2.91     |         | 3.14    | ns   |
| t <sub>ESBAWC</sub>     |                | 3.52 |         | 4.11     |         | 4.40    | ns   |
| t <sub>ESBSWC</sub>     |                | 3.23 |         | 3.84     |         | 4.16    | ns   |
| t <sub>ESBWASU</sub>    | 0.62           |      | 0.67    |          | 0.61    |         | ns   |
| t <sub>ESBWAH</sub>     | 0.41           |      | 0.55    |          | 0.55    |         | ns   |
| t <sub>ESBWDSU</sub>    | 0.77           |      | 0.79    |          | 0.81    |         | ns   |
| t <sub>ESBWDH</sub>     | 0.41           |      | 0.55    |          | 0.55    |         | ns   |
| t <sub>ESBRASU</sub>    | 1.74           |      | 1.92    |          | 1.85    |         | ns   |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.01    |          | 0.23    |         | ns   |
| t <sub>ESBWESU</sub>    | 2.07           |      | 2.28    |          | 2.41    |         | ns   |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00    |          | 0.00    |         | ns   |
| t <sub>ESBDATASU</sub>  | 0.25           |      | 0.27    |          | 0.29    |         | ns   |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13    |          | 0.13    |         | ns   |
| t <sub>ESBWADDRSU</sub> | 0.11           |      | 0.04    |          | 0.11    |         | ns   |
| t <sub>ESBRADDRSU</sub> | 0.14           |      | 0.11    |          | 0.16    |         | ns   |
| t <sub>ESBDATACO1</sub> |                | 1.29 |         | 1.50     |         | 1.63    | ns   |
| t <sub>ESBDATACO2</sub> |                | 2.55 |         | 2.99     |         | 3.22    | ns   |
| t <sub>ESBDD</sub>      |                | 3.12 |         | 3.57     |         | 3.85    | ns   |
| t <sub>PD</sub>         |                | 1.84 |         | 2.13     |         | 2.32    | ns   |
| t <sub>PTERMSU</sub>    | 1.08           |      | 1.19    |          | 1.32    |         | ns   |
| t <sub>PTERMCO</sub>    |                | 1.31 |         | 1.53     |         | 1.66    | ns   |

| Table 105. EP20K1500E f <sub>MAX</sub> Routing Delays |                             |      |     |      |                        |      |    |  |
|-------------------------------------------------------|-----------------------------|------|-----|------|------------------------|------|----|--|
| Symbol                                                | mbol -1 Speed Grade -2 Spee |      |     |      | d Grade -3 Speed Grade |      |    |  |
|                                                       | Min                         | Max  | Min | Мах  | Min                    | Max  |    |  |
| t <sub>F1-4</sub>                                     |                             | 0.28 |     | 0.28 |                        | 0.28 | ns |  |
| t <sub>F5-20</sub>                                    |                             | 1.36 |     | 1.50 |                        | 1.62 | ns |  |
| t <sub>F20+</sub>                                     |                             | 4.43 |     | 4.48 |                        | 5.07 | ns |  |

| Table 108. EP20K1500E External Bidirectional Timing Parameters |                |      |                |      |                |      |      |
|----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|
| Symbol                                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>insubidir</sub>                                         | 3.47           |      | 3.68           |      | 3.99           |      | ns   |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>outcobidir</sub>                                        | 2.00           | 6.18 | 2.00           | 6.81 | 2.00           | 7.36 | ns   |
| t <sub>XZBIDIR</sub>                                           |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>zxbidir</sub>                                           |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>insubidirpll</sub>                                      | 3.05           |      | 3.26           |      |                |      | ns   |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00           |      |                |      | ns   |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.67 | 0.50           | 2.99 |                |      | ns   |
| t <sub>xzbidirpll</sub>                                        |                | 3.41 |                | 3.80 |                |      | ns   |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 3.41 |                | 3.80 |                |      | ns   |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |         |                |     |                |     |                |     |
|-------------------------------------------------|---------|----------------|-----|----------------|-----|----------------|-----|
| Symbol                                          | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     |
|                                                 | Min     | Max            | Min | Max            | Min | Max            | Min |
| LVCMOS                                          |         | 0.00           |     | 0.00           |     | 0.00           | ns  |
| LVTTL                                           |         | 0.00           |     | 0.00           |     | 0.00           | ns  |
| 2.5 V                                           |         | 0.00           |     | 0.04           |     | 0.05           | ns  |
| 1.8 V                                           |         | -0.11          |     | 0.03           |     | 0.04           | ns  |
| PCI                                             |         | 0.01           |     | 0.09           |     | 0.10           | ns  |
| GTL+                                            |         | -0.24          |     | -0.23          |     | -0.19          | ns  |
| SSTL-3 Class I                                  |         | -0.32          |     | -0.21          |     | -0.47          | ns  |
| SSTL-3 Class II                                 |         | -0.08          |     | 0.03           |     | -0.23          | ns  |
| SSTL-2 Class I                                  |         | -0.17          |     | -0.06          |     | -0.32          | ns  |
| SSTL-2 Class II                                 |         | -0.16          |     | -0.05          |     | -0.31          | ns  |
| LVDS                                            |         | -0.12          |     | -0.12          |     | -0.12          | ns  |
| CTT                                             |         | 0.00           |     | 0.00           |     | 0.00           | ns  |
| AGP                                             |         | 0.00           |     | 0.00           |     | 0.00           | ns  |

Г

SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files.

#### **Configuration Schemes**

The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up.

Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 111. Data Sources for Configuration |                                                                     |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------|--|--|--|--|
| Configuration Scheme                      | Data Source                                                         |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16 configuration devices                             |  |  |  |  |
| Passive serial (PS)                       | MasterBlaster or ByteBlasterMV download cable or serial data source |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                |  |  |  |  |
| JTAG                                      | MasterBlaster or ByteBlasterMV download cable or a microprocessor   |  |  |  |  |
|                                           | with a Jam or JBC File                                              |  |  |  |  |



For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*)

# **Device Pin-Outs**

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation