Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2432 | | Number of Logic Elements/Cells | 24320 | | Total RAM Bits | 311296 | | Number of I/O | - | | Number of Gates | 1537000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k600efc784-2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 5. APEX 20K FineLine BGA Package Options & I/O Count Notes (1), (2) | | | | | | | | | | |---------------------------------------------------------------------------|---------|---------|---------|----------------|-----------|--|--|--|--| | Device | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | | | | | EP20K30E | 93 | 128 | | | | | | | | | EP20K60E | 93 | 196 | | | | | | | | | EP20K100 | | 252 | | | | | | | | | EP20K100E | 93 | 246 | | | | | | | | | EP20K160E | | | 316 | | | | | | | | EP20K200 | | | 382 | | | | | | | | EP20K200E | | | 376 | 376 | | | | | | | EP20K300E | | | | 408 | | | | | | | EP20K400 | | | | 502 <i>(3)</i> | | | | | | | EP20K400E | | | | 488 (3) | | | | | | | EP20K600E | | | | 508 (3) | 588 | | | | | | EP20K1000E | | | | 508 (3) | 708 | | | | | | EP20K1500E | | | | | 808 | | | | | ### Notes to Tables 4 and 5: - (1) I/O counts include dedicated input and clock pins. - (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages. - (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information. | Table 6. APEX 20K QFP, BGA & PGA Package Sizes | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|--|--|--|--|--| | Feature | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA | | | | | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.27 | 1.27 | _ | | | | | | | Area (mm <sup>2</sup> ) | 484 | 924 | 1,218 | 1,225 | 2,025 | 3,906 | | | | | | | $\begin{array}{c} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22 | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35 | 45 × 45 | 62.5 × 62.5 | | | | | | | Table 7. APEX 20K FineLine BGA Package Sizes | | | | | | | | | | | |-------------------------------------------------|---------|-------|---------|---------|---------|--|--|--|--|--| | Feature 144 Pin 324 Pin 484 Pin 672 Pin 1,020 I | | | | | | | | | | | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | | | | | | Area (mm <sup>2</sup> ) | 169 | 361 | 529 | 729 | 1,089 | | | | | | | $Length \times Width (mm \times mm)$ | 13 × 13 | 19×19 | 23 × 23 | 27 × 27 | 33 × 33 | | | | | | All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. # Logic Element The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5. Figure 5. APEX 20K Logic Element Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE. #### Cascade Chain With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. Figure 7. APEX 20K Cascade Chain Figure 13. Product-Term Logic in ESB Note to Figure 13: (1) APEX 20KE devices have four dedicated clocks. ### Macrocells APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Combinatorial logic is implemented in the product terms. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell. Figure 14. APEX 20K Macrocell For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs. Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable. If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used. From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next Figure 16. APEX 20K Parallel Expanders # Embedded System Block Local Interconnect The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram. Macrocell Figure 18. Deep Memory Block Implemented with Multiple ESBs The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19. Figure 19. APEX 20K ESB Implementing Dual-Port RAM ### Read/Write Clock Mode The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode. Figure 20. ESB in Read/Write Clock Mode Note (1) Notes to Figure 20: (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (2) APEX 20KE devices have four dedicated clocks. Figure 23. APEX 20KE CAM Block Diagram CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management. The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance. When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs. CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches. The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words. The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations. CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. Figure 28 shows how a column IOE connects to the interconnect. Figure 28. Column IOE Connection to the Interconnect ### **Dedicated Fast I/O Pins** APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices. | Table 20. APEX 20K Boundary-Scan Register Length | | | | | | | | |--------------------------------------------------|-------------------------------|--|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | | EP20K30E | 420 | | | | | | | | EP20K60E | 624 | | | | | | | | EP20K100 | 786 | | | | | | | | EP20K100E | 774 | | | | | | | | EP20K160E | 984 | | | | | | | | EP20K200 | 1,176 | | | | | | | | EP20K200E | 1,164 | | | | | | | | EP20K300E | 1,266 | | | | | | | | EP20K400 | 1,536 | | | | | | | | EP20K400E | 1,506 | | | | | | | | EP20K600E | 1,806 | | | | | | | | EP20K1000E | 2,190 | | | | | | | | EP20K1500E | 1 (1) | | | | | | | ### Note to Table 20: (1) This device does not support JTAG boundary scan testing. | Table 2 | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance Notes (2), (14) | | | | | | | | | | |--------------------|----------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | | ### Notes to Tables 23 through 26: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) All APEX 20K devices are 5.0-V tolerant. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns. - (4) Numbers in parentheses are for industrial-temperature-range devices. - (5) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (6) All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (7) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ or 3.3 V. - (8) These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on page 62. - (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68. - (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current. - (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (12) This value is specified for normal device operation. The value may vary during power-up. - (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (14) Capacitance is sample-tested only. Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices. | Table 2 | 7. APEX 20KE Device Abso | lute Maximum Ratings Note (1) | | | | |------------------|----------------------------|------------------------------------------------|------|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{CCINT}$ | Supply voltage | With respect to ground (2) | -0.5 | 2.5 | V | | $V_{CCIO}$ | | | -0.5 | 4.6 | V | | V <sub>I</sub> | DC input voltage | | -0.5 | 4.6 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | | | Ceramic PGA packages, under bias | | 150 | °C | | Table 43. EP20K100 External Timing Parameters | | | | | | | | | | | | |-----------------------------------------------|--------|----------|--------|----------|---------|---------|------|--|--|--|--| | Symbol | -1 Spe | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSU</sub> (1) | 2.3 | | 2.8 | | 3.2 | | ns | | | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.5 | 2.0 | 4.9 | 2.0 | 6.6 | ns | | | | | | t <sub>INSU</sub> (2) | 1.1 | | 1.2 | | - | | ns | | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | - | | ns | | | | | | t <sub>OUTCO</sub> (2) | 0.5 | 2.7 | 0.5 | 3.1 | _ | 4.8 | ns | | | | | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |----------------------------|---------|----------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 2.3 | | 2.8 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | toutcobidir<br>(1) | 2.0 | 4.5 | 2.0 | 4.9 | 2.0 | 6.6 | ns | | t <sub>XZBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>ZXBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>INSUBIDIR</sub> (2) | 1.0 | | 1.2 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | toutcobidir<br>(2) | 0.5 | 2.7 | 0.5 | 3.1 | - | - | ns | | t <sub>XZBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | t <sub>ZXBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | Table 45. EP20K200 External Timing Parameters | | | | | | | | | | | |-----------------------------------------------|---------|----------|--------|----------|---------|---------|------|--|--|--| | Symbol | -1 Spec | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSU</sub> (1) | 1.9 | | 2.3 | | 2.6 | | ns | | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.6 | 2.0 | 5.6 | 2.0 | 6.8 | ns | | | | | t <sub>INSU</sub> (2) | 1.1 | | 1.2 | | - | | ns | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>оитсо</sub> <i>(2)</i> | 0.5 | 2.7 | 0.5 | 3.1 | - | _ | ns | | | | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |-----------------------------|---------|---------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.6 | 2.0 | 5.6 | 2.0 | 6.8 | ns | | t <sub>XZBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>ZXBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>INSUBIDIR</sub> (2) | 1.1 | | 1.2 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (2) | 0.5 | 2.7 | 0.5 | 3.1 | - | _ | ns | | t <sub>XZBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | t <sub>ZXBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | Table 47. EP20K400 External Timing Parameters | | | | | | | | | | | |-----------------------------------------------|---------|---------|----------------|-----|----------------|-----|------|--|--|--| | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSU</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | | | | t <sub>INSU</sub> (2) | 0.4 | | 1.0 | | - | | ns | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | _ | | ns | | | | | t <sub>OUTCO</sub> (2) | 0.5 | 3.1 | 0.5 | 4.1 | _ | _ | ns | | | | | Table 48. EP20K400 External Bidirections | I Timina | Parameters 1 4 1 | |------------------------------------------|----------|------------------| |------------------------------------------|----------|------------------| | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spe | ed Grade | Unit | |-----------------------------|---------|---------|---------|---------|--------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | t <sub>XZBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>ZXBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>INSUBIDIR</sub> (2) | 0.5 | | 1.0 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (2) | 0.5 | 3.1 | 0.5 | 4.1 | - | - | ns | | t <sub>XZBIDIR</sub> (2) | | 6.2 | | 7.6 | | - | ns | | t <sub>ZXBIDIR</sub> (2) | | 6.2 | | 7.6 | | _ | ns | | Table 57. EP20K60E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--| | Symbol | - | 1 | -2 | | -3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.26 | | 0.30 | ns | | | | | t <sub>F5-20</sub> | | 1.45 | | 1.58 | | 1.79 | ns | | | | | t <sub>F20+</sub> | | 1.96 | | 2.14 | | 2.45 | ns | | | | | Symbol | -1 | | - | -2 | | -3 | | |--------------------|------|-----|------|-----|------|-----|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.28 | | 0.41 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.28 | | 0.41 | | ns | | t <sub>ESBCH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBCL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBWP</sub> | 1.29 | | 1.80 | | 2.66 | | ns | | t <sub>ESBRP</sub> | 1.04 | | 1.45 | | 2.14 | | ns | | Symbol | -1 | | - | -2 | | -3 | | |----------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.03 | | 2.12 | | 2.23 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns | | t <sub>INSUPLL</sub> | 1.12 | | 1.15 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 3.37 | 0.50 | 3.69 | - | - | ns | | Table 62. EP20K | I GOL IMAX LOL | , Thinny Miles | 1 | | T | | 1 | |-------------------------|----------------|----------------|-------|------|-------|------|------| | Symbol | - | 1 | | -2 | -: | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.61 | | 1.84 | | 1.97 | ns | | t <sub>ESBSRC</sub> | | 2.57 | | 2.97 | | 3.20 | ns | | t <sub>ESBAWC</sub> | | 0.52 | | 4.09 | | 4.39 | ns | | t <sub>ESBSWC</sub> | | 3.17 | | 3.78 | | 4.09 | ns | | t <sub>ESBWASU</sub> | 0.56 | | 6.41 | | 0.63 | | ns | | t <sub>ESBWAH</sub> | 0.48 | | 0.54 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.71 | | 0.80 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | .048 | | 0.54 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.57 | | 1.75 | | 1.87 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.20 | | ns | | t <sub>ESBWESU</sub> | 1.54 | | 1.72 | | 1.80 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.16 | | -0.20 | | -0.20 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.12 | | 0.08 | | 0.13 | | ns | | t <sub>ESBRADDRSU</sub> | 0.17 | | 0.15 | | 0.19 | | ns | | t <sub>ESBDATACO1</sub> | | 1.20 | | 1.39 | | 1.52 | ns | | t <sub>ESBDATACO2</sub> | | 2.54 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.06 | | 3.56 | | 3.85 | ns | | t <sub>PD</sub> | | 1.73 | | 2.02 | | 2.20 | ns | | t <sub>PTERMSU</sub> | 1.11 | | 1.26 | | 1.38 | | ns | | t <sub>PTERMCO</sub> | | 1.19 | | 1.40 | | 1.08 | ns | | Table 63. EP20K100E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--| | Symbol | -1 | | -2 | | -3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | 7 | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.29 | ns | | | | | t <sub>F5-20</sub> | | 1.04 | | 1.26 | | 1.52 | ns | | | | | t <sub>F20+</sub> | | 1.12 | | 1.36 | | 1.86 | ns | | | | | Table 87. EP20K400E f <sub>MAX</sub> Routing Delays | | | | | | | | | | |-----------------------------------------------------|---------|---------|----------------|------|----------------|------|------|--|--| | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.25 | | 0.26 | ns | | | | t <sub>F5-20</sub> | | 1.01 | | 1.12 | | 1.25 | ns | | | | t <sub>F20+</sub> | | 3.71 | | 3.92 | | 4.17 | ns | | | | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | | |--------------------|----------------|-----|---------|----------------|------|----------------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH</sub> | 1.36 | | 2.22 | | 2.35 | | ns | | | t <sub>CL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>CLRP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | t <sub>PREP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | t <sub>ESBCH</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>ESBCL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>ESBWP</sub> | 1.17 | | 1.38 | | 1.56 | | ns | | | t <sub>ESBRP</sub> | 0.94 | | 1.09 | | 1.25 | | ns | | | Table 89. EP20K400E External Timing Parameters | | | | | | | | | | |------------------------------------------------|----------------|------|---------|----------------|------|----------------|----|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 2.51 | | 2.64 | | 2.77 | | ns | | | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | | t <sub>OUTCO</sub> | 2.00 | 5.25 | 2.00 | 5.79 | 2.00 | 6.32 | ns | | | | t <sub>INSUPLL</sub> | 3.221 | | 3.38 | | - | | ns | | | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | | | t <sub>OUTCOPLL</sub> | 0.50 | 2.25 | 0.50 | 2.45 | - | - | ns | | | | Symbol | -1 Speed | -1 Speed Grade | | -2 Speed Grade | | Grade | Unit | |--------------------|----------|----------------|------|----------------|------|-------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.28 | | 1.51 | | 1.65 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |----------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 3.09 | | 3.30 | | 3.58 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>INSUPLL</sub> | 1.94 | | 2.08 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.67 | 0.50 | 2.99 | - | - | ns | ## Version 4.1 APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes: - t<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104. - Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.