Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2560 | | Number of Logic Elements/Cells | 2560 | | Total RAM Bits | 32768 | | Number of I/O | 196 | | Number of Gates | 162000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 356-LBGA | | Supplier Device Package | 356-BGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k60ebc356-1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Flexible clock management circuitry with up to four phase-locked loops (PLLs) - Built-in low-skew clock tree - Up to eight global clock signals - ClockLock<sup>®</sup> feature reducing clock delay and skew - ClockBoost<sup>®</sup> feature providing clock multiplication and division - ClockShift™ programmable clock phase and delay shifting #### Powerful I/O features - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.) - Bidirectional I/O performance ( $t_{CO} + t_{SU}$ ) up to 250 MHz - LVDS performance up to 840 Mbits per channel - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3) - Programmable clamp to V<sub>CCIO</sub> - Individual tri-state output enable control for each pin - Programmable output slew-rate control to reduce switching noise - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I) - Pull-up on I/O pins before and during configuration #### Advanced interconnect structure - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect #### Advanced packaging options - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7) - FineLine BGA® packages maximize board space efficiency #### Advanced software support Software design support and automatic place-and-route provided by the Altera® Quartus® II development system for All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's self-timed RAM must only meet the setup and hold time specifications of the global clock. ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic. When implementing memory, each ESB can be configured in any of the following sizes: $128 \times 16$ , $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two $128 \times 16$ RAM blocks can be combined to form a $128 \times 32$ RAM block, and two $512 \times 4$ RAM blocks can be combined to form a $512 \times 8$ RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays. To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18. Figure 25. APEX 20K Bidirectional I/O Registers Note (1) Note to Figure 25: (1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time. Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software. | Table 11. APEX 20KE Programmable Delay Chains | | | | |-----------------------------------------------|-----------------------------------------|--|--| | Programmable Delays | Quartus II Logic Option | | | | Input Pin to Core Delay | Decrease input delay to internal cells | | | | Input Pin to Input Register Delay | Decrease input delay to input registers | | | | Core to Output Register Delay | Decrease input delay to output register | | | | Output Register t <sub>CO</sub> Delay | Increase delay to output pin | | | | Clock Enable Delay | Increase clock enable delay | | | The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Figure 29. APEX 20KE I/O Banks #### Notes to Figure 29: - For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices). - (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V. ## **Power Sequencing & Hot Socketing** Because APEX 20K and APEX 20KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies may be powered in any order. For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*. Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user. Figure 30. Specifications for the Incoming & Generated Clocks Note (1) *Note to Figure 30:* (1) The tl parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period. Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices. | Symbol | Parameter | Min | Max | Unit | |-----------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------------|------| | f <sub>OUT</sub> | Output frequency | 25 | 180 | MHz | | f <sub>CLK1</sub> (1) | Input clock frequency (ClockBoost clock multiplication factor equals 1) | 25 | 180 (1) | MHz | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | 16 | 90 | MHz | | f <sub>CLK4</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 4) | 10 | 48 | MHz | | toutduty | Duty cycle for ClockLock/ClockBoost-generated clock | 40 | 60 | % | | f <sub>CLKDEV</sub> | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals 1) (2) | | 25,000 (3) | PPM | | t <sub>R</sub> | Input rise time | | 5 | ns | | t <sub>F</sub> | Input fall time | | 5 | ns | | t <sub>LOCK</sub> | Time required for ClockLock/ClockBoost to acquire lock (4) | | 10 | μs | | Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) | | | | | |-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>SKEW</sub> | Skew delay between related ClockLock/ClockBoost-generated clocks | | 500 | ps | | t <sub>JITTER</sub> | Jitter on ClockLock/ClockBoost-generated clock (5) | | 200 | ps | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | 50 | ps | #### Notes to Table 15: - (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz. - (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device. - (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time. - (4) The jitter specification is measured under long-term observation. - (5) If the input clock stability is 100 ps, $t_{JITTER}$ is 250 ps. Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices. | Symbol | Parameter | Min | Max | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------| | f <sub>OUT</sub> | Output frequency | 25 | 170 | MHz | | f <sub>CLK1</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 1) | 25 | 170 | MHz | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | 16 | 80 | MHz | | f <sub>CLK4</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 4) | 10 | 34 | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock/ClockBoost-generated clock | 40 | 60 | % | | f <sub>CLKDEV</sub> | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) | | 25,000 (2) | PPM | | t <sub>R</sub> | Input rise time | | 5 | ns | | t <sub>F</sub> | Input fall time | | 5 | ns | | t <sub>LOCK</sub> | Time required for ClockLock/ ClockBoost to acquire lock (3) | | 10 | μѕ | | t <sub>SKEW</sub> | Skew delay between related ClockLock/ ClockBoost-generated clock | 500 | 500 | ps | | t <sub>JITTER</sub> | Jitter on ClockLock/ ClockBoost-generated clock (4) | | 200 | ps | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | 50 | ps | The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices. | Table 20. APEX 20K Boundary-Scan Register Length | | | |--------------------------------------------------|-------------------------------|--| | Device | Boundary-Scan Register Length | | | EP20K30E | 420 | | | EP20K60E | 624 | | | EP20K100 | 786 | | | EP20K100E | 774 | | | EP20K160E | 984 | | | EP20K200 | 1,176 | | | EP20K200E | 1,164 | | | EP20K300E | 1,266 | | | EP20K400 | 1,536 | | | EP20K400E | 1,506 | | | EP20K600E | 1,806 | | | EP20K1000E | 2,190 | | | EP20K1500E | 1 (1) | | #### Note to Table 20: (1) This device does not support JTAG boundary scan testing. 8 4 2 0.5 Figure 35 shows the output drive characteristics of APEX 20KE devices. Note to Figure 35: (1) These are transient (AC) currents. # **Timing Model** The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Vo Output Voltage (V) IOH 2.0 All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength. Figure 36 shows the $f_{MAX}$ timing model for APEX 20K devices. Figure 37 shows the $f_{MAX}$ timing model for APEX 20KE devices. These parameters can be used to estimate $f_{MAX}$ for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information. | Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) | | | |---------------------------------------------------------------------|----------------------------------------------------|---| | Symbol | Parameter | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | - | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | - | | t <sub>F1-4</sub> | Fanout delay using local interconnect | | | t <sub>F5-20</sub> | Fanout delay using MegaLab Interconnect | | | t <sub>F20+</sub> | Fanout delay using FastTrack Interconnect | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | t <sub>CL</sub> | Minimum clock low time from clock pin | | | t <sub>CLRP</sub> | LE clear pulse width | | | t <sub>PREP</sub> | LE preset pulse width | | | t <sub>ESBCH</sub> | Clock high time | | | t <sub>ESBCL</sub> | Clock low time | | | t <sub>ESBWP</sub> | Write pulse width | | | t <sub>ESBRP</sub> | Read pulse width | | Tables 32 and 33 describe APEX 20K external timing parameters. | Table 32. APEX 20K External Timing Parameters Note (1) | | | |--------------------------------------------------------|---------------------------------------------------------|--| | Symbol | Clock Parameter | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | tоитсо | Clock-to-output delay with global clock at IOE register | | | Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) | | | | |------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--| | Symbol | Parameter | Conditions | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at same-row or same-column LE register | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 10 pF | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 10 pF | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | C1 = 10 pF | | | Table 36. APEX 20KE Routing Timing Microparameters Note (1) | | | |---------------------------------------------------------------------|----------------------------------------------------|--| | Symbol | Parameter | | | t <sub>F1-4</sub> | Fanout delay using Local Interconnect | | | t <sub>F5-20</sub> | Fanout delay estimate using MegaLab Interconnect | | | t <sub>F20+</sub> | Fanout delay estimate using FastTrack Interconnect | | #### Note to Table 36: (1) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. | Table 37. APEX 20KE Functional Timing Microparameters | | | |-------------------------------------------------------|----------------------------------------|--| | Symbol | Parameter | | | TCH | Minimum clock high time from clock pin | | | TCL | Minimum clock low time from clock pin | | | TCLRP | LE clear Pulse Width | | | TPREP | LE preset pulse width | | | TESBCH | Clock high time for ESB | | | TESBCL | Clock low time for ESB | | | TESBWP | Write pulse width | | | TESBRP | Read pulse width | | Tables 38 and 39 describe the APEX 20KE external timing parameters. | Table 38. APEX 20KE External Timing Parameters Note (1) | | | |---------------------------------------------------------|----------------------------------------------------------------|------------| | Symbol | Clock Parameter | Conditions | | t <sub>INSU</sub> | Setup time with global clock at IOE input register | | | t <sub>INH</sub> | Hold time with global clock at IOE input register | | | t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE output register | C1 = 10 pF | | t <sub>INSUPLL</sub> | Setup time with PLL clock at IOE input register | | | t <sub>INHPLL</sub> | Hold time with PLL clock at IOE input register | | | t <sub>OUTCOPLL</sub> | Clock-to-output delay with PLL clock at IOE output register | C1 = 10 pF | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-----------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.6 | 2.0 | 5.6 | 2.0 | 6.8 | ns | | t <sub>XZBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>ZXBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>INSUBIDIR</sub> (2) | 1.1 | | 1.2 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (2) | 0.5 | 2.7 | 0.5 | 3.1 | - | _ | ns | | t <sub>XZBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | t <sub>ZXBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | Table 47. EP2 | 20K400 Extern | al Timing Par | ameters | | | | | | |------------------------|---------------|----------------|---------|----------------|-----|----------------|----|--| | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSU</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | | t <sub>INSU</sub> (2) | 0.4 | | 1.0 | | - | | ns | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | _ | | ns | | | t <sub>OUTCO</sub> (2) | 0.5 | 3.1 | 0.5 | 4.1 | _ | _ | ns | | | Table 48. EP20K400 External Bidirectional Ti | imina | Parameters 4 8 1 | |----------------------------------------------|-------|------------------| |----------------------------------------------|-------|------------------| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spe | ed Grade | Unit | |-----------------------------|---------|---------|---------|----------|--------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | t <sub>XZBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>ZXBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>INSUBIDIR</sub> (2) | 0.5 | | 1.0 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (2) | 0.5 | 3.1 | 0.5 | 4.1 | - | - | ns | | t <sub>XZBIDIR</sub> (2) | | 6.2 | | 7.6 | | - | ns | | t <sub>ZXBIDIR</sub> (2) | | 6.2 | | 7.6 | | _ | ns | | Symbol | - | 1 | | -2 | | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 2.03 | | 2.86 | | 4.24 | ns | | t <sub>ESBSRC</sub> | | 2.58 | | 3.49 | | 5.02 | ns | | t <sub>ESBAWC</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>ESBSWC</sub> | | 4.08 | | 5.35 | | 7.48 | ns | | t <sub>ESBWASU</sub> | 1.77 | | 2.49 | | 3.68 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.95 | | 2.74 | | 4.05 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.96 | | 2.75 | | 4.07 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.80 | | 2.73 | | 4.28 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.07 | | 0.48 | | 1.17 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.30 | | 0.80 | | 1.64 | | ns | | t <sub>ESBRADDRSU</sub> | 0.37 | | 0.90 | | 1.78 | | ns | | t <sub>ESBDATACO1</sub> | | 1.11 | | 1.32 | | 1.67 | ns | | t <sub>ESBDATACO2</sub> | | 2.65 | | 3.73 | | 5.53 | ns | | t <sub>ESBDD</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>PD</sub> | | 1.91 | _ | 2.69 | | 3.98 | ns | | t <sub>PTERMSU</sub> | 1.04 | | 1.71 | | 2.82 | | ns | | t <sub>PTERMCO</sub> | | 1.13 | | 1.34 | | 1.69 | ns | | Table 51. EP2 | Table 51. EP20K30E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | | |--------------------|----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--|--| | Symbol | - | 1 | | | -3 | | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.31 | ns | | | | | | | t <sub>F5-20</sub> | | 1.03 | | 1.14 | | 1.30 | ns | | | | | | | t <sub>F20+</sub> | | 1.42 | | 1.54 | | 1.77 | ns | | | | | | Tables 55 through 60 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices. | Symbol | -1 | | -2 | | -3 | | Unit | |------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.17 | | 0.15 | | 0.16 | | ns | | t <sub>H</sub> | 0.32 | | 0.33 | | 0.39 | | ns | | t <sub>CO</sub> | | 0.29 | | 0.40 | | 0.60 | ns | | t <sub>LUT</sub> | | 0.77 | | 1.07 | | 1.59 | ns | | Symbol | - | 1 | - | 2 | -; | 3 | Unit | |-------------------------|-------|------|-------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.65 | | 2.02 | | 2.11 | ns | | t <sub>ESBSRC</sub> | | 2.21 | | 2.70 | | 3.11 | ns | | t <sub>ESBAWC</sub> | | 3.04 | | 3.79 | | 4.42 | ns | | t <sub>ESBSWC</sub> | | 2.81 | | 3.56 | | 4.10 | ns | | t <sub>ESBWASU</sub> | 0.54 | | 0.66 | | 0.73 | | ns | | t <sub>ESBWAH</sub> | 0.36 | | 0.45 | | 0.47 | | ns | | t <sub>ESBWDSU</sub> | 0.68 | | 0.81 | | 0.94 | | ns | | t <sub>ESBWDH</sub> | 0.36 | | 0.45 | | 0.47 | | ns | | t <sub>ESBRASU</sub> | 1.58 | | 1.87 | | 2.06 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.01 | | ns | | t <sub>ESBWESU</sub> | 1.41 | | 1.71 | | 2.00 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.02 | | -0.03 | | 0.09 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.14 | | 0.17 | | 0.35 | | ns | | t <sub>ESBRADDRSU</sub> | 0.21 | | 0.27 | | 0.43 | | ns | | t <sub>ESBDATACO1</sub> | | 1.04 | | 1.30 | | 1.46 | ns | | t <sub>ESBDATACO2</sub> | | 2.15 | | 2.70 | | 3.16 | ns | | t <sub>ESBDD</sub> | | 2.69 | | 3.35 | | 3.97 | ns | | t <sub>PD</sub> | | 1.55 | | 1.93 | _ | 2.29 | ns | | t <sub>PTERMSU</sub> | 1.01 | | 1.23 | | 1.52 | | ns | | t <sub>PTERMCO</sub> | | 1.06 | | 1.32 | | 1.04 | ns | Tables 85 through 90 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices. | Table 85. EP2 | OK400E f <sub>MAX</sub> | LE Timing Mid | roparameter | s | | | | |------------------|-------------------------|---------------|-------------|----------|---------|----------------|----| | Symbol | -1 Spee | d Grade | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade | | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.23 | | 0.23 | | 0.23 | | ns | | t <sub>H</sub> | 0.23 | | 0.23 | | 0.23 | | ns | | t <sub>CO</sub> | | 0.25 | | 0.29 | | 0.32 | ns | | t <sub>LUT</sub> | | 0.70 | | 0.83 | | 1.01 | ns | | Symbol | -1 Speed Grade | | -2 Speed | -2 Speed Grade | | Grade | Unit | |--------------------|----------------|-----|----------|----------------|------|-------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.28 | | 1.51 | | 1.65 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | - | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |----------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSU</sub> | 3.09 | | 3.30 | | 3.58 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>INSUPLL</sub> | 1.94 | | 2.08 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.67 | 0.50 | 2.99 | - | - | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |---------------------------|----------------|------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 3.47 | | 3.68 | | 3.99 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>XZBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>ZXBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.05 | | 3.26 | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | | | ns | | toutcobidirpll | 0.50 | 2.67 | 0.50 | 2.99 | | | ns | | t <sub>XZBIDIRPLL</sub> | | 3.41 | | 3.80 | | | ns | | tzxbidirpll | | 3.41 | | 3.80 | | | ns | Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value. | Table 109. Selectable I/O Standard Input Delays | | | | | | | | |-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | Min | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | 2.5 V | | 0.00 | | 0.04 | | 0.05 | ns | | 1.8 V | | -0.11 | | 0.03 | | 0.04 | ns | | PCI | | 0.01 | | 0.09 | | 0.10 | ns | | GTL+ | | -0.24 | | -0.23 | | -0.19 | ns | | SSTL-3 Class I | | -0.32 | | -0.21 | | -0.47 | ns | | SSTL-3 Class II | | -0.08 | | 0.03 | | -0.23 | ns | | SSTL-2 Class I | | -0.17 | | -0.06 | | -0.32 | ns | | SSTL-2 Class II | | -0.16 | | -0.05 | | -0.31 | ns | | LVDS | | -0.12 | | -0.12 | | -0.12 | ns | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | AGP | | 0.00 | | 0.00 | | 0.00 | ns |