# E·XF

# Intel - EP20K60EBC356-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| D | e | ta | i | IS |
|---|---|----|---|----|
|   |   |    |   |    |

| Detuns                         |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 2560                                                        |
| Number of Logic Elements/Cells | 2560                                                        |
| Total RAM Bits                 | 32768                                                       |
| Number of I/O                  | 196                                                         |
| Number of Gates                | 162000                                                      |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 356-LBGA                                                    |
| Supplier Device Package        | 356-BGA (35x35)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k60ebc356-2x |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additiona       | Note (1)  |           |           |           |            |            |
|--------------------------|-----------|-----------|-----------|-----------|------------|------------|
| Feature                  | EP20K300E | EP20K400  | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates     | 728,000   | 1,052,000 | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates            | 300,000   | 400,000   | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                      | 11,520    | 16,640    | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                     | 72        | 104       | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits      | 147,456   | 212,992   | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells    | 1,152     | 1,664     | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins | 408       | 502       | 488       | 588       | 708        | 808        |

#### Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Table 3. APEX 20K Supply Voltages                           |                                  |                                                                                                                                |  |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Feature                                                     | Device                           |                                                                                                                                |  |
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |  |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |  |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |  |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

#### LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes. The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

## FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.



Figure 10. FastTrack Connection to Local Interconnect

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.





# Embedded System Block

The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram.







Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.



Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |
|----------------------------------------------|-----------------------------------------|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |
| Core to output register delay                | Decrease input delay to output register |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |

#### The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. API                                | Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |            |     |     |                        |                  |
|----------------------------------------------|----------------------------------------------------------------------|------------|-----|-----|------------------------|------------------|
| Symbol                                       | Parameter                                                            | Conditions | Min | Тур | Max                    | Unit             |
| t <sub>R</sub>                               | Input rise time                                                      |            |     |     | 5                      | ns               |
| t <sub>F</sub>                               | Input fall time                                                      |            |     |     | 5                      | ns               |
| t <sub>INDUTY</sub>                          | Input duty cycle                                                     |            | 40  |     | 60                     | %                |
| t <sub>INJITTER</sub>                        | Input jitter peak-to-peak                                            |            |     |     | 2% of input<br>period  | peak-to-<br>peak |
|                                              | Jitter on ClockLock or ClockBoost-<br>generated clock                |            |     |     | 0.35% of output period | RMS              |
| t <sub>outduty</sub>                         | Duty cycle for ClockLock or<br>ClockBoost-generated clock            |            | 45  |     | 55                     | %                |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i> | Time required for ClockLock or<br>ClockBoost to acquire lock         |            |     |     | 40                     | μs               |

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K JTAG Instructions |                                                                                                                                                                                                                                      |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                          |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |  |
| BYPASS (1)                           | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |
| IDCODE                               | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |
| ICR Instructions                     | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |  |
| SignalTap Instructions (1)           | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |

## able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Table 2           | Table 29. APEX 20KE Device DC Operating Conditions       Notes (7), (8), (9) |                                                                                       |                                      |     |                                      |      |
|-------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|------|
| Symbol            | Parameter                                                                    | Conditions                                                                            | Min                                  | Тур | Max                                  | Unit |
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                        |                                                                                       | 1.7, 0.5 × V <sub>CCIO</sub><br>(10) |     | 4.1                                  | V    |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                         |                                                                                       | -0.5                                 |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                        | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       | 2.4                                  |     |                                      | V    |
|                   | 3.3-V high-level LVCMOS output voltage                                       | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                      | V <sub>CCIO</sub> – 0.2              |     |                                      | V    |
|                   | 3.3-V high-level PCI output voltage                                          | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11)           | $0.9 	imes V_{CCIO}$                 |     |                                      | V    |
|                   | 2.5-V high-level output voltage                                              | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                      | 2.1                                  |     |                                      | V    |
|                   |                                                                              | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        | 2.0                                  |     |                                      | V    |
|                   |                                                                              | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        | 1.7                                  |     |                                      | V    |
| V <sub>OL</sub>   | 3.3-V low-level LVTTL output<br>voltage                                      | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>                 |                                      |     | 0.4                                  | V    |
|                   | 3.3-V low-level LVCMOS output<br>voltage                                     | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V ( <i>12</i> )              |                                      |     | 0.2                                  | V    |
|                   | 3.3-V low-level PCI output voltage                                           | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(12) |                                      |     | 0.1 × V <sub>CCIO</sub>              | V    |
|                   | 2.5-V low-level output voltage                                               | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V ( <i>12</i> )              |                                      |     | 0.2                                  | V    |
|                   |                                                                              | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                  |                                      |     | 0.4                                  | V    |
|                   |                                                                              | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                  |                                      |     | 0.7                                  | V    |
| I <sub>I</sub>    | Input pin leakage current                                                    | V <sub>1</sub> = 4.1 to -0.5 V (13)                                                   | -10                                  |     | 10                                   | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                           | V <sub>O</sub> = 4.1 to -0.5 V (13)                                                   | -10                                  |     | 10                                   | μA   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode)    | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade            |                                      | 10  |                                      | mA   |
|                   |                                                                              | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades       |                                      | 5   |                                      | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                            | V <sub>CCIO</sub> = 3.0 V (14)                                                        | 20                                   |     | 50                                   | kΩ   |
|                   | before and during configuration                                              | V <sub>CCIO</sub> = 2.375 V (14)                                                      | 30                                   |     | 80                                   | kΩ   |
|                   |                                                                              | V <sub>CCIO</sub> = 1.71 V (14)                                                       | 60                                   |     | 150                                  | kΩ   |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30. APEX 20KE Device Capacitance     Note (15) |                                             |                                     |     |     |      |
|------------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol                                               | Parameter                                   | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>                                      | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| CINCLK                                               | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>                                     | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

#### Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.



Figure 37. APEX 20KE f<sub>MAX</sub> Timing Model

#### Note to Tables 32 and 33:

(1) These timing parameters are sample-tested only.

Tables 34 through 37 show APEX 20KE LE, ESB, routing, and functional timing microparameters for the  $f_{MAX}$  timing model.

| Table 34. APEX 20KE LE Timing Microparameters |                                     |  |
|-----------------------------------------------|-------------------------------------|--|
| Symbol                                        | Parameter                           |  |
| t <sub>SU</sub>                               | LE register setup time before clock |  |
| t <sub>H</sub>                                | LE register hold time after clock   |  |
| t <sub>CO</sub>                               | LE register clock-to-output delay   |  |
| t <sub>LUT</sub>                              | LUT delay for data-in to data-out   |  |

| Table 35. APEX 20KE ESB Timing Microparameters |                                                            |  |  |
|------------------------------------------------|------------------------------------------------------------|--|--|
| Symbol                                         | Parameter                                                  |  |  |
| t <sub>ESBARC</sub>                            | ESB Asynchronous read cycle time                           |  |  |
| t <sub>ESBSRC</sub>                            | ESB Synchronous read cycle time                            |  |  |
| t <sub>ESBAWC</sub>                            | ESB Asynchronous write cycle time                          |  |  |
| t <sub>ESBSWC</sub>                            | ESB Synchronous write cycle time                           |  |  |
| t <sub>ESBWASU</sub>                           | ESB write address setup time with respect to WE            |  |  |
| t <sub>ESBWAH</sub>                            | ESB write address hold time with respect to WE             |  |  |
| t <sub>ESBWDSU</sub>                           | ESB data setup time with respect to WE                     |  |  |
| t <sub>ESBWDH</sub>                            | ESB data hold time with respect to WE                      |  |  |
| t <sub>ESBRASU</sub>                           | ESB read address setup time with respect to RE             |  |  |
| t <sub>ESBRAH</sub>                            | ESB read address hold time with respect to RE              |  |  |
| t <sub>ESBWESU</sub>                           | ESB WE setup time before clock when using input register   |  |  |
| t <sub>ESBWEH</sub>                            | ESB WE hold time after clock when using input register     |  |  |
| t <sub>ESBDATASU</sub>                         | ESB data setup time before clock when using input register |  |  |
| t <sub>ESBDATAH</sub>                          | ESB data hold time after clock when using input register   |  |  |
| t <sub>ESBWADDRSU</sub>                        | ESB write address setup time before clock when using input |  |  |
|                                                | registers                                                  |  |  |
| t <sub>ESBRADDRSU</sub>                        | ESB read address setup time before clock when using input  |  |  |
|                                                | registers                                                  |  |  |
| t <sub>ESBDATACO1</sub>                        | ESB clock-to-output delay when using output registers      |  |  |
| t <sub>ESBDATACO2</sub>                        | ESB clock-to-output delay without output registers         |  |  |
| t <sub>ESBDD</sub>                             | ESB data-in to data-out delay for RAM mode                 |  |  |
| t <sub>PD</sub>                                | ESB Macrocell input to non-registered output               |  |  |
| <b>t</b> PTERMSU                               | ESB Macrocell register setup time before clock             |  |  |
| t <sub>PTEBMCO</sub>                           | ESB Macrocell register clock-to-output delay               |  |  |

| Table 39. APEX 20KE External Bidirectional Timing Parameters         Note (1) |                                                                                       |            |  |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                                        | l Parameter                                                                           |            |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                        | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                         | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                       | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                          | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                          | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |  |  |  |  |  |
| t <sub>INSUBIDIRPLL</sub>                                                     | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |  |  |  |  |  |
| t <sub>INHBIDIRPLL</sub>                                                      | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIRPLL                                                    | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |  |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                                       | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |  |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                                       | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |  |  |  |  |  |

#### Note to Tables 38 and 39:

Г

(1) These timing parameters are sample-tested only.

Tables 55 through 60 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices.

| Table 55. EP20K60E f <sub>MAX</sub> LE Timing Microparameters |      |      |       |      |      |      |    |  |  |  |
|---------------------------------------------------------------|------|------|-------|------|------|------|----|--|--|--|
| Symbol                                                        | -1   |      | -1 -2 |      |      | Unit |    |  |  |  |
|                                                               | Min  | Max  | Min   | Max  | Min  | Max  |    |  |  |  |
| t <sub>SU</sub>                                               | 0.17 |      | 0.15  |      | 0.16 |      | ns |  |  |  |
| t <sub>H</sub>                                                | 0.32 |      | 0.33  |      | 0.39 |      | ns |  |  |  |
| t <sub>CO</sub>                                               |      | 0.29 |       | 0.40 |      | 0.60 | ns |  |  |  |
| t <sub>LUT</sub>                                              |      | 0.77 |       | 1.07 |      | 1.59 | ns |  |  |  |

| Table 60. EP20K60E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |  |
|-------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                      | -1   |      | -:   | 2    | -3   |      | Unit |  |  |  |
|                                                             | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>insubidir</sub>                                      | 2.77 |      | 2.91 |      | 3.11 |      | ns   |  |  |  |
| t <sub>inhbidir</sub>                                       | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>outcobidir</sub>                                     | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns   |  |  |  |
| t <sub>xzbidir</sub>                                        |      | 6.47 |      | 7.44 |      | 8.65 | ns   |  |  |  |
| t <sub>zxbidir</sub>                                        |      | 6.47 |      | 7.44 |      | 8.65 | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                   | 3.44 |      | 3.24 |      | -    |      | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                    | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |
| t <sub>outcobidirpll</sub>                                  | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns   |  |  |  |
| t <sub>xzbidirpll</sub>                                     |      | 5.00 |      | 5.82 |      | -    | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                     |      | 5.00 |      | 5.82 |      | -    | ns   |  |  |  |

Tables 61 through 66 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K100E APEX 20KE devices.

| Table 61. EP20K100E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                         | -1   |      | -2   |      | -    | Unit |    |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>SU</sub>                                                | 0.25 |      | 0.25 |      | 0.25 |      | ns |  |  |  |
| t <sub>H</sub>                                                 | 0.25 |      | 0.25 |      | 0.25 |      | ns |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.28 |      | 0.34 | ns |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.80 |      | 0.95 |      | 1.13 | ns |  |  |  |

| Table 68. EP20K160E f <sub>MAX</sub> ESB Timing Microparameters |       |      |       |      |      |      |      |  |  |
|-----------------------------------------------------------------|-------|------|-------|------|------|------|------|--|--|
| Symbol                                                          | ıl -1 |      |       | -2   | -3   |      | Unit |  |  |
|                                                                 | Min   | Max  | Min   | Max  | Min  | Max  |      |  |  |
| t <sub>ESBARC</sub>                                             |       | 1.65 |       | 2.02 |      | 2.11 | ns   |  |  |
| t <sub>ESBSRC</sub>                                             |       | 2.21 |       | 2.70 |      | 3.11 | ns   |  |  |
| t <sub>ESBAWC</sub>                                             |       | 3.04 |       | 3.79 |      | 4.42 | ns   |  |  |
| t <sub>ESBSWC</sub>                                             |       | 2.81 |       | 3.56 |      | 4.10 | ns   |  |  |
| t <sub>ESBWASU</sub>                                            | 0.54  |      | 0.66  |      | 0.73 |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36  |      | 0.45  |      | 0.47 |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.68  |      | 0.81  |      | 0.94 |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36  |      | 0.45  |      | 0.47 |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                            | 1.58  |      | 1.87  |      | 2.06 |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00  |      | 0.00  |      | 0.01 |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                            | 1.41  |      | 1.71  |      | 2.00 |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00  |      | 0.00  |      | 0.00 |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.02 |      | -0.03 |      | 0.09 |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13  |      | 0.13  |      | 0.13 |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                         | 0.14  |      | 0.17  |      | 0.35 |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.21  |      | 0.27  |      | 0.43 |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                         |       | 1.04 |       | 1.30 |      | 1.46 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                         |       | 2.15 |       | 2.70 |      | 3.16 | ns   |  |  |
| t <sub>ESBDD</sub>                                              |       | 2.69 |       | 3.35 |      | 3.97 | ns   |  |  |
| t <sub>PD</sub>                                                 |       | 1.55 |       | 1.93 |      | 2.29 | ns   |  |  |
| t <sub>PTERMSU</sub>                                            | 1.01  |      | 1.23  |      | 1.52 |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                            |       | 1.06 |       | 1.32 |      | 1.04 | ns   |  |  |

٦

| Table 86. EP20K400E f <sub>MAX</sub> ESB Timing Microparameters |                |      |                |      |                |      |      |  |  |
|-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                 | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>ESBARC</sub>                                             |                | 1.67 |                | 1.91 |                | 1.99 | ns   |  |  |
| t <sub>ESBSRC</sub>                                             |                | 2.30 |                | 2.66 |                | 2.93 | ns   |  |  |
| t <sub>ESBAWC</sub>                                             |                | 3.09 |                | 3.58 |                | 3.99 | ns   |  |  |
| t <sub>ESBSWC</sub>                                             |                | 3.01 |                | 3.65 |                | 4.05 | ns   |  |  |
| t <sub>ESBWASU</sub>                                            | 0.54           |      | 0.63           |      | 0.65           |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.69           |      | 0.77           |      | 0.84           |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                            | 1.61           |      | 1.77           |      | 1.86           |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00           |      | 0.00           |      | 0.01           |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                            | 1.35           |      | 1.47           |      | 1.61           |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.18          |      | -0.30          |      | -0.27          |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13           |      | 0.13           |      | 0.13           |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                         | -0.02          |      | -0.11          |      | -0.03          |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.06           |      | -0.01          |      | -0.05          |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                         |                | 1.16 |                | 1.40 |                | 1.54 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                         |                | 2.18 |                | 2.55 |                | 2.85 | ns   |  |  |
| t <sub>ESBDD</sub>                                              |                | 2.73 |                | 3.17 |                | 3.58 | ns   |  |  |
| t <sub>PD</sub>                                                 |                | 1.57 |                | 1.83 |                | 2.07 | ns   |  |  |
| t <sub>PTERMSU</sub>                                            | 0.92           |      | 0.99           |      | 1.18           |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                            |                | 1.18 |                | 1.43 |                | 1.17 | ns   |  |  |

# Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.