# E·XFI

## Intel - EP20K60EBC356-3 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 2560                                                       |
| Number of Logic Elements/Cells | 2560                                                       |
| Total RAM Bits                 | 32768                                                      |
| Number of I/O                  | 196                                                        |
| Number of Gates                | 162000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 356-LBGA                                                   |
| Supplier Device Package        | 356-BGA (35x35)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k60ebc356-3 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

## Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- APEX 20KE devices have four dedicated clocks. (1)
- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the (2) LAB.
- (3)The SYNCCLR signal can be generated by the local interconnect or global signals.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

#### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

#### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.



#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
 APEX 20KE devices have four dedicated clocks.

#### **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.

### Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

## **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>™</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

## I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



#### **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |                                                              |            |     |     |                        |                  |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|--|--|
| Symbol                                                               | Parameter                                                    | Conditions | Min | Тур | Max                    | Unit             |  |  |  |  |
| t <sub>R</sub>                                                       | Input rise time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>F</sub>                                                       | Input fall time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>INDUTY</sub>                                                  | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |  |  |  |
| t <sub>INJITTER</sub>                                                | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |  |  |  |
|                                                                      | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |  |  |  |
| t <sub>outduty</sub>                                                 | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |  |  |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i>                         | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |  |  |

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K JT      | AG Instructions                                                                                                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |

#### able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Table 39. APEX 20KE External Bidirectional Timing Parameters         Note (1) |                                                                                       |            |  |  |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|
| Symbol                                                                        | Parameter                                                                             | Conditions |  |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                        | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |  |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                         | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                       | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                          | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                          | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>INSUBIDIRPLL</sub>                                                     | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |  |  |  |  |  |  |
| t <sub>INHBIDIRPLL</sub>                                                      | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIRPLL                                                    | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                                       | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                                       | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |  |  |  |  |  |  |

#### Note to Tables 38 and 39:

Г

(1) These timing parameters are sample-tested only.

| Table 41. EP20K200 f <sub>MAX</sub> Timing Parameters |         |         |         |          |         |          |       |  |  |
|-------------------------------------------------------|---------|---------|---------|----------|---------|----------|-------|--|--|
| Symbol                                                | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Units |  |  |
|                                                       | Min     | Max     | Min     | Max      | Min     | Max      |       |  |  |
| t <sub>SU</sub>                                       | 0.5     |         | 0.6     |          | 0.8     |          | ns    |  |  |
| t <sub>H</sub>                                        | 0.7     |         | 0.8     |          | 1.0     |          | ns    |  |  |
| t <sub>CO</sub>                                       |         | 0.3     |         | 0.4      |         | 0.5      | ns    |  |  |
| t <sub>LUT</sub>                                      |         | 0.8     |         | 1.0      |         | 1.3      | ns    |  |  |
| t <sub>ESBRC</sub>                                    |         | 1.7     |         | 2.1      |         | 2.4      | ns    |  |  |
| t <sub>ESBWC</sub>                                    |         | 5.7     |         | 6.9      |         | 8.1      | ns    |  |  |
| t <sub>ESBWESU</sub>                                  | 3.3     |         | 3.9     |          | 4.6     |          | ns    |  |  |
| t <sub>ESBDATASU</sub>                                | 2.2     |         | 2.7     |          | 3.1     |          | ns    |  |  |
| t <sub>ESBDATAH</sub>                                 | 0.6     |         | 0.8     |          | 0.9     |          | ns    |  |  |
| t <sub>ESBADDRSU</sub>                                | 2.4     |         | 2.9     |          | 3.3     |          | ns    |  |  |
| t <sub>ESBDATACO1</sub>                               |         | 1.3     |         | 1.6      |         | 1.8      | ns    |  |  |
| t <sub>ESBDATACO2</sub>                               |         | 2.6     |         | 3.1      |         | 3.6      | ns    |  |  |
| t <sub>ESBDD</sub>                                    |         | 2.5     |         | 3.3      |         | 3.6      | ns    |  |  |
| t <sub>PD</sub>                                       |         | 2.5     |         | 3.0      |         | 3.6      | ns    |  |  |
| t <sub>PTERMSU</sub>                                  | 2.3     |         | 2.7     |          | 3.2     |          | ns    |  |  |
| t <sub>PTERMCO</sub>                                  |         | 1.5     |         | 1.8      |         | 2.1      | ns    |  |  |
| t <sub>F1-4</sub>                                     |         | 0.5     |         | 0.6      |         | 0.7      | ns    |  |  |
| t <sub>F5-20</sub>                                    |         | 1.6     |         | 1.7      |         | 1.8      | ns    |  |  |
| t <sub>F20+</sub>                                     |         | 2.2     |         | 2.2      |         | 2.3      | ns    |  |  |
| t <sub>CH</sub>                                       | 2.0     |         | 2.5     |          | 3.0     |          | ns    |  |  |
| t <sub>CL</sub>                                       | 2.0     |         | 2.5     |          | 3.0     |          | ns    |  |  |
| t <sub>CLRP</sub>                                     | 0.3     |         | 0.4     |          | 0.4     |          | ns    |  |  |
| t <sub>PREP</sub>                                     | 0.4     |         | 0.5     |          | 0.5     |          | ns    |  |  |
| t <sub>ESBCH</sub>                                    | 2.0     |         | 2.5     |          | 3.0     |          | ns    |  |  |
| t <sub>ESBCL</sub>                                    | 2.0     |         | 2.5     |          | 3.0     |          | ns    |  |  |
| t <sub>ESBWP</sub>                                    | 1.6     |         | 1.9     |          | 2.2     |          | ns    |  |  |
| t <sub>ESBRP</sub>                                    | 1.0     |         | 1.3     |          | 1.4     |          | ns    |  |  |

| Symbol                  | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Units |
|-------------------------|---------|----------|---------|---------|---------|----------|-------|
|                         | Min     | Max      | Min     | Max     | Min     | Max      |       |
| t <sub>SU</sub>         | 0.1     |          | 0.3     |         | 0.6     |          | ns    |
| t <sub>H</sub>          | 0.5     |          | 0.8     |         | 0.9     |          | ns    |
| t <sub>CO</sub>         |         | 0.1      |         | 0.4     |         | 0.6      | ns    |
| t <sub>LUT</sub>        |         | 1.0      |         | 1.2     |         | 1.4      | ns    |
| t <sub>ESBRC</sub>      |         | 1.7      |         | 2.1     |         | 2.4      | ns    |
| t <sub>ESBWC</sub>      |         | 5.7      |         | 6.9     |         | 8.1      | ns    |
| t <sub>ESBWESU</sub>    | 3.3     |          | 3.9     |         | 4.6     |          | ns    |
| t <sub>ESBDATASU</sub>  | 2.2     |          | 2.7     |         | 3.1     |          | ns    |
| t <sub>ESBDATAH</sub>   | 0.6     |          | 0.8     |         | 0.9     |          | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4     |          | 2.9     |         | 3.3     |          | ns    |
| t <sub>ESBDATACO1</sub> |         | 1.3      |         | 1.6     |         | 1.8      | ns    |
| t <sub>ESBDATACO2</sub> |         | 2.5      |         | 3.1     |         | 3.6      | ns    |
| t <sub>ESBDD</sub>      |         | 2.5      |         | 3.3     |         | 3.6      | ns    |
| t <sub>PD</sub>         |         | 2.5      |         | 3.1     |         | 3.6      | ns    |
| t <sub>PTERMSU</sub>    | 1.7     |          | 2.1     |         | 2.4     |          | ns    |
| t <sub>PTERMCO</sub>    |         | 1.0      |         | 1.2     |         | 1.4      | ns    |
| t <sub>F1-4</sub>       |         | 0.4      |         | 0.5     |         | 0.6      | ns    |
| t <sub>F5-20</sub>      |         | 2.6      |         | 2.8     |         | 2.9      | ns    |
| t <sub>F20+</sub>       |         | 3.7      |         | 3.8     |         | 3.9      | ns    |
| t <sub>CH</sub>         | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>CL</sub>         | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>CLRP</sub>       | 0.5     |          | 0.6     |         | 0.8     |          | ns    |
| t <sub>PREP</sub>       | 0.5     |          | 0.5     |         | 0.5     |          | ns    |
| t <sub>ESBCH</sub>      | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>ESBCL</sub>      | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>ESBWP</sub>      | 1.5     |          | 1.9     |         | 2.2     |          | ns    |
| t <sub>ESBRP</sub>      | 1.0     |          | 1.2     |         | 1.4     |          | ns    |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Table 52. EP20K30E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |    |  |  |  |
|----------------------------------------------------------|------|-----|------|-----|------|-----|----|--|--|--|
| Symbol                                                   | -    | 1   | -    | -2  |      | -3  |    |  |  |  |
|                                                          | Min  | Max | Min  | Мах | Min  | Max |    |  |  |  |
| t <sub>CH</sub>                                          | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |  |
| t <sub>CL</sub>                                          | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |  |
| t <sub>CLRP</sub>                                        | 0.22 |     | 0.31 |     | 0.46 |     | ns |  |  |  |
| t <sub>PREP</sub>                                        | 0.22 |     | 0.31 |     | 0.46 |     | ns |  |  |  |
| t <sub>ESBCH</sub>                                       | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |  |
| t <sub>ESBCL</sub>                                       | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |  |
| t <sub>ESBWP</sub>                                       | 1.43 |     | 2.01 |     | 2.97 |     | ns |  |  |  |
| t <sub>ESBRP</sub>                                       | 1.15 |     | 1.62 |     | 2.39 |     | ns |  |  |  |

| Table 53. EP20K30E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|-----------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                        | -1   |      |      | -2   | -3   | -3   |    |  |  |  |
|                                               | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>INSU</sub>                             | 2.02 |      | 2.13 |      | 2.24 |      | ns |  |  |  |
| t <sub>INH</sub>                              | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outco</sub>                            | 2.00 | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns |  |  |  |
| t <sub>INSUPLL</sub>                          | 2.11 |      | 2.23 |      | -    |      | ns |  |  |  |
| t <sub>INHPLL</sub>                           | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| t <sub>outcopll</sub>                         | 0.50 | 2.60 | 0.50 | 2.88 | -    | -    | ns |  |  |  |

| Table 54. EP20K30E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |
|-------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                      | -    | 1    | -2   |      | -3   |      | Unit |  |  |
|                                                             | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>insubidir</sub>                                      | 1.85 |      | 1.77 |      | 1.54 |      | ns   |  |  |
| t <sub>inhbidir</sub>                                       | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outcobidir</sub>                                     | 2.00 | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns   |  |  |
| t <sub>XZBIDIR</sub>                                        |      | 7.48 |      | 8.46 |      | 9.83 | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                        |      | 7.48 |      | 8.46 |      | 9.83 | ns   |  |  |
| t <sub>insubidirpll</sub>                                   | 4.12 |      | 4.24 |      | -    |      | ns   |  |  |
| t <sub>inhbidirpll</sub>                                    | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcobidirpll</sub>                                  | 0.50 | 2.60 | 0.50 | 2.88 | -    | -    | ns   |  |  |
| t <sub>xzbidirpll</sub>                                     |      | 5.21 |      | 5.99 |      | -    | ns   |  |  |
| t <sub>ZXBIDIRPLL</sub>                                     |      | 5.21 |      | 5.99 |      | -    | ns   |  |  |

Tables 55 through 60 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices.

| Table 55. EP20K60E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |
|---------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                        | -1   |      | -2   |      |      | -3   |    |  |  |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>SU</sub>                                               | 0.17 |      | 0.15 |      | 0.16 |      | ns |  |  |  |
| t <sub>H</sub>                                                | 0.32 |      | 0.33 |      | 0.39 |      | ns |  |  |  |
| t <sub>CO</sub>                                               |      | 0.29 |      | 0.40 |      | 0.60 | ns |  |  |  |
| t <sub>LUT</sub>                                              |      | 0.77 |      | 1.07 |      | 1.59 | ns |  |  |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |         |          |         |         |         |      |    |  |  |
|--------------------------------------------------------------|---------|----------|---------|---------|---------|------|----|--|--|
| Symbol                                                       | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | Unit |    |  |  |
|                                                              | Min     | Max      | Min     | Max     | Min     | Max  |    |  |  |
| t <sub>insubidir</sub>                                       | 2.93    |          | 3.23    |         | 3.44    |      | ns |  |  |
| t <sub>inhbidir</sub>                                        | 0.00    |          | 0.00    |         | 0.00    |      | ns |  |  |
| t <sub>outcobidir</sub>                                      | 2.00    | 5.25     | 2.00    | 5.79    | 2.00    | 6.32 | ns |  |  |
| t <sub>XZBIDIR</sub>                                         |         | 5.95     |         | 6.77    |         | 7.12 | ns |  |  |
| t <sub>zxbidir</sub>                                         |         | 5.95     |         | 6.77    |         | 7.12 | ns |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31    |          | 4.76    |         | -       |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00    |          | 0.00    |         | -       |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50    | 2.25     | 0.50    | 2.45    | -       | -    | ns |  |  |
| t <sub>xzbidirpll</sub>                                      |         | 2.94     |         | 3.43    |         | -    | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |         | 2.94     |         | 3.43    |         | -    | ns |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |         |          |         |          |         |      |    |  |  |
|----------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | Unit |    |  |  |
|                                                                | Min     | Max      | Min     | Max      | Min     | Max  |    |  |  |
| t <sub>SU</sub>                                                | 0.16    |          | 0.16    |          | 0.17    |      | ns |  |  |
| t <sub>H</sub>                                                 | 0.29    |          | 0.33    |          | 0.37    |      | ns |  |  |
| t <sub>CO</sub>                                                |         | 0.65     |         | 0.38     |         | 0.49 | ns |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |         | 1.00     |         | 1.30 | ns |  |  |

Т

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |         |          |        |          |          |      |    |  |  |  |
|-----------------------------------------------------------------|---------|----------|--------|----------|----------|------|----|--|--|--|
| Symbol                                                          | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Speed | Unit |    |  |  |  |
|                                                                 | Min     | Max      | Min    | Max      | Min      | Max  |    |  |  |  |
| t <sub>SU</sub>                                                 | 0.25    |          | 0.25   |          | 0.25     |      | ns |  |  |  |
| t <sub>H</sub>                                                  | 0.25    |          | 0.25   |          | 0.25     |      | ns |  |  |  |
| t <sub>CO</sub>                                                 |         | 0.28     |        | 0.32     |          | 0.33 | ns |  |  |  |
| t <sub>LUT</sub>                                                |         | 0.80     |        | 0.95     |          | 1.13 | ns |  |  |  |

#### APEX 20K Programmable Logic Device Family Data Sheet

| Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays |                |      |        |          |                |      |      |  |  |  |
|------------------------------------------------------|----------------|------|--------|----------|----------------|------|------|--|--|--|
| Symbol                                               | -1 Speed Grade |      | -2 Spe | ed Grade | -3 Speed Grade |      | Unit |  |  |  |
|                                                      | Min            | Max  | Min    | Max      | Min            | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                    |                | 0.27 |        | 0.27     |                | 0.27 | ns   |  |  |  |
| t <sub>F5-20</sub>                                   |                | 1.45 |        | 1.63     |                | 1.75 | ns   |  |  |  |
| t <sub>F20+</sub>                                    |                | 4.15 |        | 4.33     |                | 4.97 | ns   |  |  |  |

| Table 100. EP20K1000E Minimum Pulse Width Timing Parameters |         |         |         |         |          |                |    |  |  |  |
|-------------------------------------------------------------|---------|---------|---------|---------|----------|----------------|----|--|--|--|
| Symbol                                                      | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed | -3 Speed Grade |    |  |  |  |
|                                                             | Min     | Max     | Min     | Max     | Min      | Max            |    |  |  |  |
| t <sub>CH</sub>                                             | 1.25    |         | 1.43    |         | 1.67     |                | ns |  |  |  |
| t <sub>CL</sub>                                             | 1.25    |         | 1.43    |         | 1.67     |                | ns |  |  |  |
| t <sub>CLRP</sub>                                           | 0.20    |         | 0.20    |         | 0.20     |                | ns |  |  |  |
| t <sub>PREP</sub>                                           | 0.20    |         | 0.20    |         | 0.20     |                | ns |  |  |  |
| t <sub>ESBCH</sub>                                          | 1.25    |         | 1.43    |         | 1.67     |                | ns |  |  |  |
| t <sub>ESBCL</sub>                                          | 1.25    |         | 1.43    |         | 1.67     |                | ns |  |  |  |
| t <sub>ESBWP</sub>                                          | 1.28    |         | 1.51    |         | 1.65     |                | ns |  |  |  |
| t <sub>ESBRP</sub>                                          | 1.11    |         | 1.29    |         | 1.41     |                | ns |  |  |  |

| Table 101. EP20K1000E External Timing Parameters |         |          |         |          |         |                |    |  |  |  |
|--------------------------------------------------|---------|----------|---------|----------|---------|----------------|----|--|--|--|
| Symbol                                           | -1 Spee | ed Grade | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade |    |  |  |  |
|                                                  | Min     | Max      | Min     | Max      | Min     | Мах            |    |  |  |  |
| t <sub>INSU</sub>                                | 2.70    |          | 2.84    |          | 2.97    |                | ns |  |  |  |
| t <sub>INH</sub>                                 | 0.00    |          | 0.00    |          | 0.00    |                | ns |  |  |  |
| t <sub>outco</sub>                               | 2.00    | 5.75     | 2.00    | 6.33     | 2.00    | 6.90           | ns |  |  |  |
| t <sub>INSUPLL</sub>                             | 1.64    |          | 2.09    |          | -       |                | ns |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00    |          | 0.00    |          | -       |                | ns |  |  |  |
| t <sub>outcopll</sub>                            | 0.50    | 2.25     | 0.50    | 2.99     | -       | -              | ns |  |  |  |

| Table 106. EP20K1500E Minimum Pulse Width Timing Parameters |         |         |         |         |          |       |      |  |  |  |
|-------------------------------------------------------------|---------|---------|---------|---------|----------|-------|------|--|--|--|
| Symbol                                                      | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed | Grade | Unit |  |  |  |
|                                                             | Min     | Max     | Min     | Max     | Min      | Max   |      |  |  |  |
| t <sub>CH</sub>                                             | 1.25    |         | 1.43    |         | 1.67     |       | ns   |  |  |  |
| t <sub>CL</sub>                                             | 1.25    |         | 1.43    |         | 1.67     |       | ns   |  |  |  |
| t <sub>CLRP</sub>                                           | 0.20    |         | 0.20    |         | 0.20     |       | ns   |  |  |  |
| t <sub>PREP</sub>                                           | 0.20    |         | 0.20    |         | 0.20     |       | ns   |  |  |  |
| t <sub>ESBCH</sub>                                          | 1.25    |         | 1.43    |         | 1.67     |       | ns   |  |  |  |
| t <sub>ESBCL</sub>                                          | 1.25    |         | 1.43    |         | 1.67     |       | ns   |  |  |  |
| t <sub>ESBWP</sub>                                          | 1.28    |         | 1.51    |         | 1.65     |       | ns   |  |  |  |
| t <sub>ESBRP</sub>                                          | 1.11    |         | 1.29    |         | 1.41     |       | ns   |  |  |  |

| Table 107. EP20K1500E External Timing Parameters |         |         |         |          |          |      |    |  |  |  |
|--------------------------------------------------|---------|---------|---------|----------|----------|------|----|--|--|--|
| Symbol                                           | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed | Unit |    |  |  |  |
|                                                  | Min     | Max     | Min     | Max      | Min      | Max  |    |  |  |  |
| t <sub>INSU</sub>                                | 3.09    |         | 3.30    |          | 3.58     |      | ns |  |  |  |
| t <sub>INH</sub>                                 | 0.00    |         | 0.00    |          | 0.00     |      | ns |  |  |  |
| tоитсо                                           | 2.00    | 6.18    | 2.00    | 6.81     | 2.00     | 7.36 | ns |  |  |  |
| tINSUPLL                                         | 1.94    |         | 2.08    |          | -        |      | ns |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00    |         | 0.00    |          | -        |      | ns |  |  |  |
| <b>t</b> outcopll                                | 0.50    | 2.67    | 0.50    | 2.99     | -        | -    | ns |  |  |  |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation