# E·XFI

# Altera - EP20K60EFC144-2X Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Detai | ls |
|-------|----|
|-------|----|

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Active                                                        |
| Number of LABs/CLBs            | -                                                             |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 93                                                            |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | 144-BGA                                                       |
| Supplier Device Package        | 144-FBGA (13x13)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k60efc144-2x |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

# General Description

APEX<sup>™</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and productterm-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, registerintensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices.

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

# **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- APEX 20KE devices have four dedicated clocks. (1)
- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the (2) LAB.
- (3)The SYNCCLR signal can be generated by the local interconnect or global signals.

# Figure 26. APEX 20KE Bidirectional I/O Registers N





#### Notes to Figure 26:

- (1) This programmable delay has four settings: off and three levels of delay.
- (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters       Note (1) |                                                              |            |     |     |                        |                  |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|--|--|
| Symbol                                                               | Parameter                                                    | Conditions | Min | Тур | Max                    | Unit             |  |  |  |  |
| t <sub>R</sub>                                                       | Input rise time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>F</sub>                                                       | Input fall time                                              |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>INDUTY</sub>                                                  | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |  |  |  |
| t <sub>INJITTER</sub>                                                | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |  |  |  |
|                                                                      | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |  |  |  |
| t <sub>outduty</sub>                                                 | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |  |  |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i>                         | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |  |  |

| Table 2           | Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 2 of 2)       Notes (2), (7), (8) |                                                                                      |     |     |                      |      |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|----------------------|------|--|--|--|--|
| Symbol            | Parameter                                                                                                | Conditions                                                                           | Min | Тур | Max                  | Unit |  |  |  |  |
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage                                                                       | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.45                 | V    |  |  |  |  |
|                   | 3.3-V low-level CMOS output<br>voltage                                                                   | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (11)$                    |     |     | 0.2                  | V    |  |  |  |  |
|                   | 3.3-V low-level PCI output voltage                                                                       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11)           |     |     | $0.1 	imes V_{CCIO}$ | V    |  |  |  |  |
|                   | 2.5-V low-level output voltage                                                                           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                      |     |     | 0.2                  | V    |  |  |  |  |
|                   |                                                                                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        |     |     | 0.4                  | V    |  |  |  |  |
|                   |                                                                                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        |     |     | 0.7                  | V    |  |  |  |  |
| I <sub>I</sub>    | Input pin leakage current                                                                                | $V_1 = 5.75$ to $-0.5$ V                                                             | -10 |     | 10                   | μA   |  |  |  |  |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                                                       | $V_{O} = 5.75$ to $-0.5$ V                                                           | -10 |     | 10                   | μA   |  |  |  |  |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode)                                | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)               |     | 10  |                      | mA   |  |  |  |  |
|                   |                                                                                                          | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12) |     | 5   |                      | mA   |  |  |  |  |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                                                        | V <sub>CCIO</sub> = 3.0 V (13)                                                       | 20  |     | 50                   | W    |  |  |  |  |
|                   | before and during configuration                                                                          | V <sub>CCIO</sub> = 2.375 V (13)                                                     | 30  |     | 80                   | W    |  |  |  |  |

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.



Figure 38. ESB Asynchronous Timing Waveforms



### Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells= Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells= ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters       (Part 1 of 2) |                                                                |  |  |  |  |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|
| Symbol                                                                    | Parameter                                                      |  |  |  |  |  |  |
| t <sub>SU</sub>                                                           | LE register setup time before clock                            |  |  |  |  |  |  |
| t <sub>H</sub>                                                            | LE register hold time after clock                              |  |  |  |  |  |  |
| t <sub>CO</sub>                                                           | LE register clock-to-output delay                              |  |  |  |  |  |  |
| t <sub>LUT</sub>                                                          | LUT delay for data-in                                          |  |  |  |  |  |  |
| t <sub>ESBRC</sub>                                                        | ESB Asynchronous read cycle time                               |  |  |  |  |  |  |
| t <sub>ESBWC</sub>                                                        | ESB Asynchronous write cycle time                              |  |  |  |  |  |  |
| t <sub>ESBWESU</sub>                                                      | ESB WE setup time before clock when using input register       |  |  |  |  |  |  |
| t <sub>ESBDATASU</sub>                                                    | ESB data setup time before clock when using input register     |  |  |  |  |  |  |
| t <sub>ESBDATAH</sub>                                                     | ESB data hold time after clock when using input register       |  |  |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                                    | ESB address setup time before clock when using input registers |  |  |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                                   | ESB clock-to-output delay when using output registers          |  |  |  |  |  |  |

| Table 39. APEX 20KE External Bidirectional Timing Parameters         Note (1) |                                                                                       |            |  |  |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|
| Symbol                                                                        | Parameter                                                                             | Conditions |  |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                        | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |  |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                         | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                       | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                          | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                          | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>INSUBIDIRPLL</sub>                                                     | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |  |  |  |  |  |  |
| t <sub>INHBIDIRPLL</sub>                                                      | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIRPLL                                                    | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                                       | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |  |  |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                                       | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |  |  |  |  |  |  |

#### Note to Tables 38 and 39:

Г

(1) These timing parameters are sample-tested only.

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Snee | -1 Sneed Grade |        | d Grade | -3 Sner | Units |    |
|-------------------------|---------|----------------|--------|---------|---------|-------|----|
| oymbol                  |         |                | 2 0000 |         | 0 0000  |       |    |
|                         | Min     | Max            | Min    | Max     | Min     | Max   |    |
| t <sub>SU</sub>         | 0.5     |                | 0.6    |         | 0.8     |       | ns |
| t <sub>H</sub>          | 0.7     |                | 0.8    |         | 1.0     |       | ns |
| t <sub>CO</sub>         |         | 0.3            |        | 0.4     |         | 0.5   | ns |
| t <sub>LUT</sub>        |         | 0.8            |        | 1.0     |         | 1.3   | ns |
| t <sub>ESBRC</sub>      |         | 1.7            |        | 2.1     |         | 2.4   | ns |
| t <sub>ESBWC</sub>      |         | 5.7            |        | 6.9     |         | 8.1   | ns |
| t <sub>ESBWESU</sub>    | 3.3     |                | 3.9    |         | 4.6     |       | ns |
| t <sub>ESBDATASU</sub>  | 2.2     |                | 2.7    |         | 3.1     |       | ns |
| t <sub>ESBDATAH</sub>   | 0.6     |                | 0.8    |         | 0.9     |       | ns |
| t <sub>ESBADDRSU</sub>  | 2.4     |                | 2.9    |         | 3.3     |       | ns |
| t <sub>ESBDATACO1</sub> |         | 1.3            |        | 1.6     |         | 1.8   | ns |
| t <sub>ESBDATACO2</sub> |         | 2.6            |        | 3.1     |         | 3.6   | ns |
| t <sub>ESBDD</sub>      |         | 2.5            |        | 3.3     |         | 3.6   | ns |
| t <sub>PD</sub>         |         | 2.5            |        | 3.0     |         | 3.6   | ns |
| t <sub>PTERMSU</sub>    | 2.3     |                | 2.6    |         | 3.2     |       | ns |
| t <sub>PTERMCO</sub>    |         | 1.5            |        | 1.8     |         | 2.1   | ns |
| t <sub>F1-4</sub>       |         | 0.5            |        | 0.6     |         | 0.7   | ns |
| t <sub>F5-20</sub>      |         | 1.6            |        | 1.7     |         | 1.8   | ns |
| t <sub>F20+</sub>       |         | 2.2            |        | 2.2     |         | 2.3   | ns |
| t <sub>CH</sub>         | 2.0     |                | 2.5    |         | 3.0     |       | ns |
| t <sub>CL</sub>         | 2.0     |                | 2.5    |         | 3.0     |       | ns |
| t <sub>CLRP</sub>       | 0.3     |                | 0.4    |         | 0.4     |       | ns |
| t <sub>PREP</sub>       | 0.5     |                | 0.5    |         | 0.5     |       | ns |
| t <sub>ESBCH</sub>      | 2.0     |                | 2.5    |         | 3.0     |       | ns |
| t <sub>ESBCL</sub>      | 2.0     |                | 2.5    |         | 3.0     |       | ns |
| t <sub>ESBWP</sub>      | 1.6     |                | 1.9    |         | 2.2     |       | ns |
| t <sub>ESBRP</sub>      | 1.0     |                | 1.3    |         | 1.4     |       | ns |

| Symbol                  | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Units |
|-------------------------|---------|----------|---------|---------|---------|----------|-------|
|                         | Min     | Max      | Min     | Max     | Min     | Max      |       |
| t <sub>SU</sub>         | 0.1     |          | 0.3     |         | 0.6     |          | ns    |
| t <sub>H</sub>          | 0.5     |          | 0.8     |         | 0.9     |          | ns    |
| t <sub>CO</sub>         |         | 0.1      |         | 0.4     |         | 0.6      | ns    |
| t <sub>LUT</sub>        |         | 1.0      |         | 1.2     |         | 1.4      | ns    |
| t <sub>ESBRC</sub>      |         | 1.7      |         | 2.1     |         | 2.4      | ns    |
| t <sub>ESBWC</sub>      |         | 5.7      |         | 6.9     |         | 8.1      | ns    |
| t <sub>ESBWESU</sub>    | 3.3     |          | 3.9     |         | 4.6     |          | ns    |
| t <sub>ESBDATASU</sub>  | 2.2     |          | 2.7     |         | 3.1     |          | ns    |
| t <sub>ESBDATAH</sub>   | 0.6     |          | 0.8     |         | 0.9     |          | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4     |          | 2.9     |         | 3.3     |          | ns    |
| t <sub>ESBDATACO1</sub> |         | 1.3      |         | 1.6     |         | 1.8      | ns    |
| t <sub>ESBDATACO2</sub> |         | 2.5      |         | 3.1     |         | 3.6      | ns    |
| t <sub>ESBDD</sub>      |         | 2.5      |         | 3.3     |         | 3.6      | ns    |
| t <sub>PD</sub>         |         | 2.5      |         | 3.1     |         | 3.6      | ns    |
| t <sub>PTERMSU</sub>    | 1.7     |          | 2.1     |         | 2.4     |          | ns    |
| t <sub>PTERMCO</sub>    |         | 1.0      |         | 1.2     |         | 1.4      | ns    |
| t <sub>F1-4</sub>       |         | 0.4      |         | 0.5     |         | 0.6      | ns    |
| t <sub>F5-20</sub>      |         | 2.6      |         | 2.8     |         | 2.9      | ns    |
| t <sub>F20+</sub>       |         | 3.7      |         | 3.8     |         | 3.9      | ns    |
| t <sub>CH</sub>         | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>CL</sub>         | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>CLRP</sub>       | 0.5     |          | 0.6     |         | 0.8     |          | ns    |
| t <sub>PREP</sub>       | 0.5     |          | 0.5     |         | 0.5     |          | ns    |
| t <sub>ESBCH</sub>      | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>ESBCL</sub>      | 2.0     |          | 2.5     |         | 3.0     |          | ns    |
| t <sub>ESBWP</sub>      | 1.5     |          | 1.9     |         | 2.2     |          | ns    |
| t <sub>ESBRP</sub>      | 1.0     |          | 1.2     |         | 1.4     |          | ns    |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Table 56. EP20K60E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |      |      |
|----------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                         | -    | ·1   |      | -2   | -    | 3    | Unit |
|                                                                | Min  | Max  | Min  | Мах  | Min  | Max  |      |
| t <sub>ESBARC</sub>                                            |      | 1.83 |      | 2.57 |      | 3.79 | ns   |
| t <sub>ESBSRC</sub>                                            |      | 2.46 |      | 3.26 |      | 4.61 | ns   |
| t <sub>ESBAWC</sub>                                            |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>ESBSWC</sub>                                            |      | 3.77 |      | 4.90 |      | 6.79 | ns   |
| t <sub>ESBWASU</sub>                                           | 1.59 |      | 2.23 |      | 3.29 |      | ns   |
| t <sub>ESBWAH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWDSU</sub>                                           | 1.75 |      | 2.46 |      | 3.62 |      | ns   |
| t <sub>ESBWDH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBRASU</sub>                                           | 1.76 |      | 2.47 |      | 3.64 |      | ns   |
| t <sub>ESBRAH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWESU</sub>                                           | 1.68 |      | 2.49 |      | 3.87 |      | ns   |
| t <sub>ESBWEH</sub>                                            | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>                                         | 0.08 |      | 0.43 |      | 1.04 |      | ns   |
| t <sub>ESBDATAH</sub>                                          | 0.13 |      | 0.13 |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub>                                        | 0.29 |      | 0.72 |      | 1.46 |      | ns   |
| t <sub>ESBRADDRSU</sub>                                        | 0.36 |      | 0.81 |      | 1.58 |      | ns   |
| t <sub>ESBDATACO1</sub>                                        |      | 1.06 |      | 1.24 |      | 1.55 | ns   |
| t <sub>ESBDATACO2</sub>                                        |      | 2.39 |      | 3.35 |      | 4.94 | ns   |
| t <sub>ESBDD</sub>                                             |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>PD</sub>                                                |      | 1.72 |      | 2.41 |      | 3.56 | ns   |
| t <sub>PTERMSU</sub>                                           | 0.99 |      | 1.56 |      | 2.55 |      | ns   |
| t <sub>PTERMCO</sub>                                           |      | 1.07 |      | 1.26 |      | 1.08 | ns   |

| Table 82. EP20K300E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |    |  |
|-----------------------------------------------------------|------|-----|------|-----|------|-----|----|--|
| Symbol                                                    | -    | -1  |      | -2  |      | -3  |    |  |
|                                                           | Min  | Max | Min  | Max | Min  | Max |    |  |
| t <sub>CH</sub>                                           | 1.25 |     | 1.43 |     | 1.67 |     | ns |  |
| t <sub>CL</sub>                                           | 1.25 |     | 1.43 |     | 1.67 |     | ns |  |
| t <sub>CLRP</sub>                                         | 0.19 |     | 0.26 |     | 0.35 |     | ns |  |
| t <sub>PREP</sub>                                         | 0.19 |     | 0.26 |     | 0.35 |     | ns |  |
| t <sub>ESBCH</sub>                                        | 1.25 |     | 1.43 |     | 1.67 |     | ns |  |
| t <sub>ESBCL</sub>                                        | 1.25 |     | 1.43 |     | 1.67 |     | ns |  |
| t <sub>ESBWP</sub>                                        | 1.25 |     | 1.71 |     | 2.28 |     | ns |  |
| t <sub>ESBRP</sub>                                        | 1.01 |     | 1.38 |     | 1.84 |     | ns |  |

| Table 83. EP20K300E External Timing Parameters |      |      |      |      |      |      |    |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|
| Symbol                                         | -1   |      |      | -2   | -3   | Unit |    |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |
| t <sub>INSU</sub>                              | 2.31 |      | 2.44 |      | 2.57 |      | ns |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |
| tINSUPLL                                       | 1.76 |      | 1.85 |      | -    |      | ns |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |
| toutcopll                                      | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |

| Table 84. EP20K300E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|
| Symbol                                                       | -1   |      | -2   |      | -3   |      | Unit |  |
|                                                              | Min  | Max  | Min  | Мах  | Min  | Max  |      |  |
| t <sub>insubidir</sub>                                       | 2.77 |      | 2.85 |      | 3.11 |      | ns   |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns   |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns   |  |
| t <sub>insubidirpll</sub>                                    | 2.50 |      | 2.76 |      | -    |      | ns   |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns   |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns   |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |                |      |                |      |                |      |      |  |
|--------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                              | Min            | Max  | Min            | Max  | Min            | Max  | 1    |  |
| t <sub>insubidir</sub>                                       | 2.93           |      | 3.23           |      | 3.44           |      | ns   |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.25 | 2.00           | 5.79 | 2.00           | 6.32 | ns   |  |
| t <sub>XZBIDIR</sub>                                         |                | 5.95 |                | 6.77 |                | 7.12 | ns   |  |
| t <sub>zxbidir</sub>                                         |                | 5.95 |                | 6.77 |                | 7.12 | ns   |  |
| t <sub>insubidirpll</sub>                                    | 4.31           |      | 4.76           |      | -              |      | ns   |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00           |      | -              |      | ns   |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.25 | 0.50           | 2.45 | -              | -    | ns   |  |
| t <sub>xzbidirpll</sub>                                      |                | 2.94 |                | 3.43 |                | -    | ns   |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 2.94 |                | 3.43 |                | -    | ns   |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |                |      |                |      |                |      |      |  |
|----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |
| t <sub>SU</sub>                                                | 0.16           |      | 0.16           |      | 0.17           |      | ns   |  |
| t <sub>H</sub>                                                 | 0.29           |      | 0.33           |      | 0.37           |      | ns   |  |
| t <sub>CO</sub>                                                |                | 0.65 |                | 0.38 |                | 0.49 | ns   |  |
| t <sub>LUT</sub>                                               |                | 0.70 |                | 1.00 |                | 1.30 | ns   |  |

Т

| Table 92. EP20K600E f <sub>MAX</sub> ESB Timing Microparameters |                |      |                |      |                |      |      |
|-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|
| Symbol                                                          | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                 | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>ESBARC</sub>                                             |                | 1.67 |                | 2.39 |                | 3.11 | ns   |
| t <sub>ESBSRC</sub>                                             |                | 2.27 |                | 3.07 |                | 3.86 | ns   |
| t <sub>ESBAWC</sub>                                             |                | 3.19 |                | 4.56 |                | 5.93 | ns   |
| t <sub>ESBSWC</sub>                                             |                | 3.51 |                | 4.62 |                | 5.72 | ns   |
| t <sub>ESBWASU</sub>                                            | 1.46           |      | 2.08           |      | 2.70           |      | ns   |
| t <sub>ESBWAH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBWDSU</sub>                                            | 1.60           |      | 2.29           |      | 2.97           |      | ns   |
| t <sub>ESBWDH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBRASU</sub>                                            | 1.61           |      | 2.30           |      | 2.99           |      | ns   |
| t <sub>ESBRAH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBWESU</sub>                                            | 1.49           |      | 2.30           |      | 3.11           |      | ns   |
| t <sub>ESBWEH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBDATASU</sub>                                          | -0.01          |      | 0.35           |      | 0.71           |      | ns   |
| t <sub>ESBDATAH</sub>                                           | 0.13           |      | 0.13           |      | 0.13           |      | ns   |
| t <sub>ESBWADDRSU</sub>                                         | 0.19           |      | 0.62           |      | 1.06           |      | ns   |
| t <sub>ESBRADDRSU</sub>                                         | 0.25           |      | 0.71           |      | 1.17           |      | ns   |
| t <sub>ESBDATACO1</sub>                                         |                | 1.01 |                | 1.19 |                | 1.37 | ns   |
| t <sub>ESBDATACO2</sub>                                         |                | 2.18 |                | 3.12 |                | 4.05 | ns   |
| t <sub>ESBDD</sub>                                              |                | 3.19 |                | 4.56 |                | 5.93 | ns   |
| t <sub>PD</sub>                                                 |                | 1.57 |                | 2.25 |                | 2.92 | ns   |
| t <sub>PTERMSU</sub>                                            | 0.85           |      | 1.43           |      | 2.01           |      | ns   |
| t <sub>PTERMCO</sub>                                            |                | 1.03 |                | 1.21 |                | 1.39 | ns   |

| Table 93. EP20K600E f <sub>MAX</sub> Routing Delays |        |                |     |                |     |                |    |  |  |
|-----------------------------------------------------|--------|----------------|-----|----------------|-----|----------------|----|--|--|
| Symbol                                              | -1 Spe | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |  |  |
|                                                     | Min    | Max            | Min | Max            | Min | Max            |    |  |  |
| t <sub>F1-4</sub>                                   |        | 0.22           |     | 0.25           |     | 0.26           | ns |  |  |
| t <sub>F5-20</sub>                                  |        | 1.26           |     | 1.39           |     | 1.52           | ns |  |  |
| t <sub>F20+</sub>                                   |        | 3.51           |     | 3.88           |     | 4.26           | ns |  |  |

# Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

# Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

# Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

# Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

## Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation