



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                            |
|----------------------------|------------------------------------------------------------|
| Product Status             | Active                                                     |
| Core Processor             | HCS12                                                      |
| Core Size                  | 16-Bit                                                     |
| Speed                      | 25MHz                                                      |
| Connectivity               | CANbus, I <sup>2</sup> C, SCI, SPI                         |
| Peripherals                | PWM, WDT                                                   |
| Number of I/O              | 59                                                         |
| Program Memory Size        | 64KB (64K x 8)                                             |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | 1K x 8                                                     |
| RAM Size                   | 4K x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.25V                                              |
| Data Converters            | A/D 16x10b                                                 |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 80-QFP                                                     |
| Supplier Device Package    | 80-QFP (14x14)                                             |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s12d64vfue |
|                            |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### MC9S12DJ64 Device User Guide — V01.20

| 2.3.21 | PH7 / KWH7 — Port H I/O Pin 7                  | 59 |
|--------|------------------------------------------------|----|
| 2.3.22 | PH6 / KWH6 — Port H I/O Pin 6                  | 60 |
| 2.3.23 | PH5 / KWH5 — Port H I/O Pin 5                  | 60 |
| 2.3.24 | PH4 / KWH4 — Port H I/O Pin 2                  | 60 |
| 2.3.25 | PH3 / KWH3 — Port H I/O Pin 3                  | 60 |
| 2.3.26 | PH2 / KWH2 — Port H I/O Pin 2                  | 60 |
| 2.3.27 | PH1 / KWH1 — Port H I/O Pin 1                  | 60 |
| 2.3.28 | PH0 / KWH0 — Port H I/O Pin 0                  | 60 |
| 2.3.29 | PJ7 / KWJ7 / SCL / TXCAN0 — PORT J I/O Pin 7   | 60 |
| 2.3.30 | PJ6 / KWJ6 / SDA / RXCAN0 — PORT J I/O Pin 6   | 61 |
| 2.3.31 | PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0]     | 61 |
| 2.3.32 | PK7 / ECS / ROMCTL — Port K I/O Pin 7          |    |
| 2.3.33 | PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0] | 61 |
| 2.3.34 | PM7 — Port M I/O Pin 7                         |    |
| 2.3.35 | PM6 — Port M I/O Pin 6                         |    |
| 2.3.36 | PM5 / TXCAN0 / SCK0 — Port M I/O Pin 5         |    |
| 2.3.37 | PM4 / RXCAN0 / MOSI0 — Port M I/O Pin 4        |    |
| 2.3.38 | PM3 / TXCAN0 / SS0 — Port M I/O Pin 3          |    |
| 2.3.39 | PM2 / RXCAN0 / MISO0 — Port M I/O Pin 2        |    |
| 2.3.40 | PM1 / TXCAN0 / TXB — Port M I/O Pin 1          |    |
| 2.3.41 | PM0 / RXCAN0 / RXB — Port M I/O Pin 0          |    |
| 2.3.42 | PP7 / KWP7 / PWM7 — Port P I/O Pin 7           |    |
| 2.3.43 | PP6 / KWP6 / PWM6 — Port P I/O Pin 6           |    |
| 2.3.44 | PP5 / KWP5 / PWM5 — Port P I/O Pin 5           |    |
| 2.3.45 | PP4 / KWP4 / PWM4 — Port P I/O Pin 4           |    |
| 2.3.46 | PP3 / KWP3 / PWM3 — Port P I/O Pin 3           |    |
| 2.3.47 | PP2 / KWP2 / PWM2 — Port P I/O Pin 2           |    |
| 2.3.48 | PP1 / KWP1 / PWM1 — Port P I/O Pin 1           |    |
| 2.3.49 | PP0 / KWP0 / PWM0 — Port P I/O Pin 0           |    |
| 2.3.50 | PS7 / SS0 — Port S I/O Pin 7                   |    |
| 2.3.51 | PS6 / SCK0 — Port S I/O Pin 6                  |    |
| 2.3.52 | PS5 / MOSI0 — Port S I/O Pin 5                 |    |
| 2.3.53 | PS4 / MISO0 — Port S I/O Pin 4                 |    |
| 2.3.54 | PS3 / TXD1 — Port S I/O Pin 3                  |    |
| 2.3.55 | PS2 / RXD1 — Port S I/O Pin 2                  |    |
| 2.3.56 | PS1 / TXD0 — Port S I/O Pin 1                  | 64 |

### **Derivative Differences and Document References**

### **Derivative Differences**

**Table 0-1** shows the availability of peripheral modules on the various derivatives. For details about the compatibility within the MC9S12D-Family refer also to engineering bulletin EB386.

| Generic device | MC9S12DJ64                            | MC9S12D64                             | MC9S12A64                             | MC9S12D32                             | MC9S12A32                             |
|----------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| CAN0           | 1                                     | 1                                     | 0                                     | 1                                     | 0                                     |
| J1850/BDLC     | 1                                     | 0                                     | 0                                     | 0                                     | 0                                     |
| Packages       | 112LQFP, 80QFP                        | 112LQFP, 80QFP                        | 112LQFP, 80QFP                        | 80QFP                                 | 80QFP                                 |
| Mask Set       | L86D                                  | L86D                                  | L86D                                  | L86D                                  | L86D                                  |
| Temp Options   | M, V, C                               | M, V, C                               | С                                     | M, V, C                               | С                                     |
| Package Codes  | PV, FU                                | PV, FU                                | PV, FU                                | FU                                    | FU                                    |
| Note           | An errata exists contact Sales office |

**Table 0-1 Derivative Differences** 



Figure 0-1 Order Partnumber Example

The following items should be considered when using a derivative.

### Registers

- Do not write or read CAN0 registers (after reset: address range \$0140 \$017F), if using a derivative without CAN0 (see **Table 0-1**).
- Do not write or read BDLC registers (after reset: address range \$00E8 \$00EF), if using a derivative without BDLC (see **Table 0-1**).

#### Interrupts

- Fill the four CAN0 interrupt vectors (\$FFB0 \$FFB7) according to your coding policies for unused interrupts, if using a derivative without CAN0 (see **Table 0-1**).
- Fill the BDLC interrupt vector (\$FFC2, \$FFC3) according to your coding policies for unused interrupts, if using a derivative without BDLC (see **Table 0-1**).

**Table 0-2 Document References** 

| User Guide                                                                | Versi<br>on | Document Order Number |
|---------------------------------------------------------------------------|-------------|-----------------------|
| HCS12 CPU Reference Manual                                                | V02         | S12CPUV2/D            |
| HCS12 Module Mapping Control (MMC) Block Guide                            | V04         | S12MMCV4/D            |
| HCS12 Multiplexed External Bus Interface (MEBI) Block Guide               | V03         | S12MEBIV3/D           |
| HCS12 Interrupt (INT) Block Guide                                         | V01         | S12INTV1/D            |
| HCS12 Background Debug (BDM) Block Guide                                  | V04         | S12BDMV4/D            |
| HCS12 Breakpoint (BKP) Block Guide                                        | V01         | S12BKPV1/D            |
| Clock and Reset Generator (CRG) Block User Guide                          | V04         | S12CRGV4/D            |
| Oscillator (OSC) Block User Guide                                         | V02         | S12OSCV2/D            |
| Enhanced Capture Timer 16 Bit 8 Channel (ECT_16B8C) Block User Guide      | V01         | S12ECT16B8CV1/D       |
| Analog to Digital Converter 10 Bit 8 Channel (ATD_10B8C) Block User Guide | V02         | S12ATD10B8CV2/D       |
| Inter IC Bus (IIC) Block User Guide                                       | V02         | S12IICV2/D            |
| Asynchronous Serial Interface (SCI) Block User Guide                      | V02         | S12SCIV2/D            |
| Serial Peripheral Interface (SPI) Block User Guide                        | V02         | S12SPIV2/D            |
| Pulse Width Modulator 8 Bit 8 Channel (PWM_8B8C) Block User Guide         | V01         | S12PWM8B8CV1/D        |
| 64K Byte Flash (FTS64K) Block User Guide                                  | V01         | S12FTS64KV1/D         |
| 1K Byte EEPROM (EETS1K) Block User Guide                                  | V01         | S12EETS1KV1/D         |
| Byte Level Data Link Controller -J1850 (BDLC) Block User Guide            | V01         | S12BDLCV1/D           |
| Freescale Scalable CAN (MSCAN) Block User Guide                           | V02         | S12MSCANV2/D          |
| Voltage Regulator (VREG) Block User Guide                                 | V01         | S12VREGV1/D           |
| Port Integration Module (PIM_9DJ64) Block User Guide                      | V01         | S12PIM9DJ64V1/D       |

#### MC9S12DJ64 Device User Guide — V01.20

- 4K byte RAM
- Two 8-channel Analog-to-Digital Converters
  - 10-bit resolution
  - External conversion trigger capability
- 1M bit per second, CAN 2.0 A, B software compatible module
  - Five receive and three transmit buffers
  - Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit
  - Four separate interrupt channels for Rx, Tx, error and wake-up
  - Low-pass filter wake-up function
  - Loop-back for self test operation
- Enhanced Capture Timer
  - 16-bit main counter with 7-bit prescaler
  - 8 programmable input capture or output compare channels
  - Four 8-bit or two 16-bit pulse accumulators
- 8 PWM channels
  - Programmable period and duty cycle
  - 8-bit 8-channel or 16-bit 4-channel
  - Separate control for each pulse width and duty cycle
  - Center-aligned or left-aligned outputs
  - Programmable clock select logic with a wide range of frequencies
  - Fast emergency shutdown input
  - Usable as interrupt inputs
- Serial interfaces
  - Two asynchronous Serial Communications Interfaces (SCI)
  - Synchronous Serial Peripheral Interface (SPI)
- Byte Data Link Controller (BDLC)
  - SAE J1850 Class B Data Communications Network Interface Compatible and ISO Compatible for Low-Speed (<125 Kbps) Serial Data Communications in Automotive Applications</li>
- Inter-IC Bus (IIC)
  - Compatible with I2C Bus standard
  - Multi-master operation
  - Software programmable for one of 256 different serial clock frequencies
- 112-Pin LQFP or 80 QFP package



Figure 1-1 MC9S12DJ64 Block Diagram

### \$00D0 - \$00D7

# **SCI1 (Asynchronous Serial Interface)**

| Address | Name    |
|---------|---------|
| \$00D5  | SCI1SR2 |
| \$00D6  | SCI1DRH |
| \$00D7  | SCI1DRI |

|        | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Read:  | 0     | 0     | 0     | 0     | 0     | BRK13 | TXDIR | RAF   |
| Write: |       |       |       |       |       | DKKIS | IADIK |       |
| Read:  | R8    | Т8    | 0     | 0     | 0     | 0     | 0     | 0     |
| Write: |       | 10    |       |       |       |       |       |       |
| Read:  | R7    | R6    | R5    | R4    | R3    | R2    | R1    | R0    |
| Write: | T7    | T6    | T5    | T4    | T3    | T2    | T1    | T0    |

# \$00D8 - \$00DF

# **SPI0 (Serial Peripheral Interface)**

| Address | Name     |
|---------|----------|
| \$00D8  | SPI0CR1  |
| \$00D9  | SPI0CR2  |
| \$00DA  | SPI0BR   |
| \$00DB  | SPI0SR   |
| \$00DC  | Reserved |
| \$00DD  | SPI0DR   |
| \$00DE  | Reserved |
| \$00DF  | Reserved |

| _               |       |       |       |           |         |       |         |       |  |
|-----------------|-------|-------|-------|-----------|---------|-------|---------|-------|--|
|                 | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3   | Bit 2 | Bit 1   | Bit 0 |  |
| Read:<br>Write: | SPIE  | SPE   | SPTIE | MSTR      | CPOL    | СРНА  | SSOE    | LSBFE |  |
| Read:           | 0     | 0     | 0     | MODFEN    | BIDIROE | 0     | SPISWAI | SPC0  |  |
| Write:          |       |       |       | INIODELIN | BIDIKOL |       | SFISWAI | 3500  |  |
| Read:           | 0     | SPPR2 | SPPR1 | SPPR0     | 0       | SPR2  | SPR1    | SPR0  |  |
| Write:          |       | SFFNZ | SEEKI | SFFRU     |         | SFRZ  | SEKT    | SFRU  |  |
| Read:           | SPIF  | 0     | SPTEF | MODF      | 0       | 0     | 0       | 0     |  |
| Write:          |       |       |       |           |         |       |         |       |  |
| Read:           | 0     | 0     | 0     | 0         | 0       | 0     | 0       | 0     |  |
| Write:          |       |       |       |           |         |       |         |       |  |
| Read:<br>Write: | Bit7  | 6     | 5     | 4         | 3       | 2     | 1       | Bit0  |  |
| Read:           | 0     | 0     | 0     | 0         | 0       | 0     | 0       | 0     |  |
| Write:          |       |       |       |           |         |       |         |       |  |
| Read:           | 0     | 0     | 0     | 0         | 0       | 0     | 0       | 0     |  |
| Write:          |       |       |       |           |         |       |         |       |  |

### \$00E0 - \$00E7

# IIC (Inter IC Bus)

| Address | Name     |
|---------|----------|
| \$00E0  | IBAD     |
| \$00E1  | IBFD     |
| \$00E2  | IBCR     |
| \$00E3  | IBSR     |
| \$00E4  | IBDR     |
| \$00E5  | Reserved |
| \$00E6  | Reserved |
| \$00E7  | Reserved |

|                 | Bit 7 | Bit 6 | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0   |
|-----------------|-------|-------|---------|-------|-------|-------|-------|---------|
| Read:<br>Write: | ADR7  | ADR6  | ADR5    | ADR4  | ADR3  | ADR2  | ADR1  | 0       |
| Read:<br>Write: | IBC7  | IBC6  | IBC5    | IBC4  | IBC3  | IBC2  | IBC1  | IBC0    |
| Read:           | IBEN  | IBIE  | MS/SL   | TX/RX | TXAK  | 0     | 0     | IBSWAI  |
| Write:          | IDEN  | IDIE  | IVIO/OL | IA/NA | IAAN  | RSTA  |       | IDSVVAI |
| Read:           | TCF   | IAAS  | IBB     | IBAL  | 0     | SRW   | IBIF  | RXAK    |
| Write:          |       |       |         | IDAL  |       |       | IDIF  |         |
| Read:<br>Write: | D7    | D6    | D5      | D4    | D3    | D2    | D1    | D 0     |
| Read:           | 0     | 0     | 0       | 0     | 0     | 0     | 0     | 0       |
| Write:          |       |       |         |       |       |       |       |         |
| Read:           | 0     | 0     | 0       | 0     | 0     | 0     | 0     | 0       |
| Write:          |       |       |         |       |       |       |       |         |
| Read:           | 0     | 0     | 0       | 0     | 0     | 0     | 0     | 0       |
| Write:          |       |       |         |       |       |       |       |         |

Table 1-3 Detailed MSCAN Foreground Receive and Transmit Buffer Layout

| Address           | Name                     | [               | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------------|--------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
| \$0172            | Extended ID CAN0TIDR2    | Read:<br>Write: | ID14  | ID13  | ID12  | ID11  | ID10  | ID9   | ID8   | ID7   |
| φυιτΖ             | Standard ID              | Read:<br>Write: |       |       |       |       |       |       |       |       |
| \$0173            | Extended ID CAN0TIDR3    | Read:<br>Write: | ID6   | ID5   | ID4   | ID3   | ID2   | ID1   | ID0   | RTR   |
| \$0173 Sta        | Standard ID              | Read:<br>Write: |       |       |       |       |       |       |       |       |
| \$0174-<br>\$017B | CANOTDSR0 -<br>CANOTDSR7 | Read:<br>Write: | DB7   | DB6   | DB5   | DB4   | DB3   | DB2   | DB1   | DB0   |
| \$017C            | CAN0TDLR                 | Read:<br>Write: |       |       |       |       | DLC3  | DLC2  | DLC1  | DLC0  |
| \$017D            | CAN0TTBPR                | Read:<br>Write: | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0 |
| \$017E            | CAN0TTSRH                | Read:           | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9  | TSR8  |
|                   |                          | Write:          | TODZ  | TODO  | TODE  | TOD 4 | TODO  | TODO  | TODA  | TODO  |
| \$017F            | CAN0TTSRL                | Read:<br>Write: | TSR7  | TSR6  | TSR5  | TSR4  | TSR3  | TSR2  | TSR1  | TSR0  |

### \$0180 - \$023F Reserved

46

| Address  | Name            |        | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------|-----------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| \$0180 - | )180 - Reserved | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$023F   |                 | Write: |       |       |       |       |       |       |       |       |

# \$0240 - \$027F PIM (Port Integration Module)

| Address | Name     | [               | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|----------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
| \$0240  | PTT      | Read:<br>Write: | PTT7  | PTT6  | PTT5  | PTT4  | PTT3  | PTT2  | PTT1  | PTT0  |
| \$0241  | PTIT     | Read:           | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 |
| ψ0241   |          | Write:          |       |       |       |       |       |       |       |       |
| \$0242  | DDRT     | Read:<br>Write: | DDRT7 | DDRT7 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 |
| \$0243  | RDRT     | Read:<br>Write: | RDRT7 | RDRT6 | RDRT5 | RDRT4 | RDRT3 | RDRT2 | RDRT1 | RDRT0 |
| \$0244  | PERT     | Read:<br>Write: | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 |
| \$0245  | PPST     | Read:<br>Write: | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 |
| \$0246  | Reserved | Read:           | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| ψ0240   |          | Write:          |       |       |       |       |       |       |       |       |
| \$0247  | Reserved | Read:           | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Ψ02+1   |          | Write:          |       |       |       |       |       |       |       |       |
| \$0248  | PTS      | Read:<br>Write: | PTS7  | PTS6  | PTS5  | PTS4  | PTS3  | PTS2  | PTS1  | PTS0  |
| \$0249  | PTIS     | Read:           | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 |
| ψ0249   |          | Write:          |       |       |       |       |       |       |       |       |

# **Section 2 Signal Description**

This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal properties, and detailed discussion of signals. It is built from the signal description sections of the Block Guides of the individual IP blocks on the device.

### 2.1 Device Pinout

The MC9S12DJ64 is available in a 112-pin low profile quad flat pack (LQFP) and in a 80-pin quad flat pack (QFP). The MC9S12D32 is only available in a 80-pin quad flat pack (QFP). Most pins perform two or more functions, as described in the Signal Descriptions. **Figure 2-1** and **Figure 2-2** show the pin assignments.



\* Due to the nature of a translated ground Colpitts oscillator a DC voltage bias is applied to the crystal

Please contact the crystal manufacturer for crystal DC bias conditions and recommended capacitor value  $C_{DC}$ .

Figure 2-4 Colpitts Oscillator Connections (PE7=1)



\* Rs can be zero (shorted) when used with higher frequency crystals. Refer to manufacturer's data.

Figure 2-5 Pierce Oscillator Connections (PE7=0)



Figure 2-6 External Clock Connections (PE7=0)

(M) MOTOROLA

### 2.3.46 PP3 / KWP3 / PWM3 — Port P I/O Pin 3

PP3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 3 output.

### 2.3.47 PP2 / KWP2 / PWM2 — Port P I/O Pin 2

PP2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 2 output.

### 2.3.48 PP1 / KWP1 / PWM1 — Port P I/O Pin 1

PP1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 1 output.

### 2.3.49 PP0 / KWP0 / PWM0 — Port P I/O Pin 0

PPO is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 0 output.

### 2.3.50 PS7 / SS0 — Port S I/O Pin 7

PS6 is a general purpose input or output pin. It can be configured as the slave select pin  $\overline{SS}$  of the Serial Peripheral Interface 0 (SPI0).

### 2.3.51 PS6 / SCK0 — Port S I/O Pin 6

PS6 is a general purpose input or output pin. It can be configured as the serial clock pin SCK of the Serial Peripheral Interface 0 (SPI0).

### 2.3.52 PS5 / MOSI0 — Port S I/O Pin 5

PS5 is a general purpose input or output pin. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0).

### 2.3.53 PS4 / MISO0 — Port S I/O Pin 4

PS4 is a general purpose input or output pin. It can be configured as master input (during master mode) or slave output pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0).

### 2.3.54 PS3 / TXD1 — Port S I/O Pin 3

PS3 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial Communication Interface 1 (SCI1).

**NOTE:** 

For devices assembled in 80-pin QFP packages all non-bonded out pins should be configured as outputs after reset in order to avoid current drawn from floating inputs. Refer to **Table 2-1** for affected pins.

# **5.3.2 Memory**

Refer to **Table 1-1** for locations of the memories depending on the operating mode after reset.

The RAM array is not automatically initialized out of reset.

# **Section 6 HCS12 Core Block Description**

# 6.1 CPU12 Block Description

Consult the CPU12 Reference Manual for information on the CPU.

### 6.1.1 Device-specific information

When the CPU12 Reference Manual refers to *cycles* this is equivalent to *Bus Clock periods*. So *1 cycle* is equivalent to *1 Bus Clock period*.

# 6.2 HCS12 Module Mapping Control (MMC) Block Description

Consult the MMC Block Guide for information on the HCS12 Module Mapping Control module.

### 6.2.1 Device-specific information

- INITEE
  - Reset state: \$01
  - Bits EE11-EE15 are "Write once in Normal and Emulation modes and write anytime in Special modes".
- PPAGE
  - Reset state: \$00
  - Register is "Write anytime in all modes"
- MEMSIZ0
  - Reset state: \$11
- MEMSIZ1
  - Reset state: \$80

# 6.3 HCS12 Multiplexed External Bus Interface (MEBI) Block Description

Consult the MEBI Block Guide for information on HCS12 Multiplexed External Bus Interface module.

# 6.3.1 Device-specific information

- PUCR
  - Reset state: \$90

**Table 22-1 Suggested External Component Values** 

| Component             | Purpose             | Туре                                                      | Value          |  |  |
|-----------------------|---------------------|-----------------------------------------------------------|----------------|--|--|
| C1                    | VDD1 filter cap     | ceramic X7R                                               | 100 220nF      |  |  |
| C2                    | VDD2 filter cap     | ceramic X7R                                               | 100 220nF      |  |  |
| СЗ                    | VDDA filter cap     | ceramic X7R                                               | 100nF          |  |  |
| C4                    | VDDR filter cap     | X7R/tantalum                                              | >=100nF        |  |  |
| C5                    | VDDPLL filter cap   | ceramic X7R                                               | 100nF          |  |  |
| C6                    | VDDX filter cap     | X7R/tantalum                                              | >=100nF        |  |  |
| C7                    | OSC load cap        |                                                           |                |  |  |
| C8                    | OSC load cap        |                                                           |                |  |  |
| C9/C <sub>S</sub>     | PLL loop filter cap | Soo DLL appoification chapter                             |                |  |  |
| C10 / C <sub>P</sub>  | PLL loop filter cap | See PLL specification chapter                             | псаноп спартег |  |  |
| C11 / C <sub>DC</sub> | DC cutoff cap       | Colpitts mode only, if recommended by quartz manufacturer |                |  |  |
| R1                    | PLL loop filter res | See PLL specification chapter                             |                |  |  |
| R2 / R <sub>B</sub>   | PLL loop filter res | Pierce mode only                                          |                |  |  |
| R3/R <sub>S</sub>     | PLL loop filter res | Pierce mode only                                          |                |  |  |
| Q1                    | Quartz              |                                                           |                |  |  |

The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the MCU itself. The following rules must be observed:

- Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the corresponding pins(C1 C6).
- Central point of the ground star should be the VSSR pin.
- Use low ohmic low inductance connections between VSS1, VSS2 and VSSR.
- VSSPLL must be directly connected to VSSR.
- Keep traces of VSSPLL, EXTAL and XTAL as short as possible and occupied board area for C7, C8, C11 and Q1 as small as possible.
- Do not place other signals or supplies underneath area occupied by C7, C8, C10 and Q1 and the connection area to the MCU.
- Central power input should be fed in at the VDDA/VSSA pins.

VSSA VSSX VDDA VDD2 VSSR VDDR VSSPLL VDDPLL

Figure 22-2 Recommended PCB Layout for 80QFP Colpitts Oscillator

# **Appendix A Electrical Characteristics**

### A.1 General

This introduction is intended to give an overview on several common topics like power supply, current injection etc.

### A.1.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate.

**NOTE:** This classification is shown in the column labeled "C" in the parameter tables where appropriate.

P:

Those parameters are guaranteed during production testing on each individual device.

C:

Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.

T:

Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category.

D:

Those parameters are derived mainly from simulations.

## A.1.2 Power Supply

The MC9S12DJ64 and MC9S12D32 utilize several pins to supply power to the I/O ports, A/D converter, oscillator, PLL and internal logic.

The VDDA, VSSA pair supplies the A/D converter and the resistor ladder of the internal voltage regulator.

The VDDX, VSSX, VDDR and VSSR pairs supply the I/O pins, VDDR supplies also the internal voltage regulator.

VDD1, VSS1, VDD2 and VSS2 are the supply pins for the digital logic, VDDPLL, VSSPLL supply the oscillator and the PLL.

VSS1 and VSS2 are internally connected by metal.

#### MC9S12DJ64 Device User Guide — V01.20

VDDA, VDDX, VDDR as well as VSSA, VSSX, VSSR are connected by anti-parallel diodes for ESD protection.

NOTE:

In the following context VDD5 is used for either VDDA, VDDR and VDDX; VSS5 is used for either VSSA, VSSR and VSSX unless otherwise noted.

IDD5 denotes the sum of the currents flowing into the VDDA, VDDX and VDDR

pins.

VDD is used for VDD1, VDD2 and VDDPLL, VSS is used for VSS1, VSS2 and

VSSPLL.

IDD is used for the sum of the currents flowing into VDD1 and VDD2.

#### A.1.3 Pins

There are four groups of functional pins.

### A.1.3.1 5V I/O pins

Those I/O pins have a nominal level of 5V. This class of pins is comprised of all port I/O pins, the analog inputs, BKGD and the RESET pins. The internal structure of all those pins is identical, however some of the functionality may be disabled. E.g. for the analog inputs the output drivers, pull-up and pull-down resistors are disabled permanently.

### A.1.3.2 Analog Reference

This group is made up by the VRH and VRL pins.

#### A.1.3.3 Oscillator

The pins XFC, EXTAL, XTAL dedicated to the oscillator have a nominal 2.5V level. They are supplied by VDDPLL.

#### **A.1.3.4 TEST**

This pin is used for production testing only.

#### **A.1.3.5 VREGEN**

This pin is used to enable the on chip voltage regulator.

## A.1.4 Current Injection

Power supply must maintain regulation within operating  $V_{DD5}$  or  $V_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD5}$ ) is greater than  $I_{DD5}$ , the injection current may flow out of VDD5 and could result in external power supply going out of regulation. Ensure external VDD5 load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power; e.g. if no system clock is present, or if clock rate is very low which would reduce overall power consumption.

(M) MOTOROLA

Table A-6 5V I/O Characteristics

| Num | С | Rating                                                                                                            | Symbol            | Min                    | Тур | Max                    | Unit |
|-----|---|-------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----|------------------------|------|
| 1   | Р | Input High Voltage                                                                                                | V <sub>IH</sub>   | 0.65*V <sub>DD5</sub>  | -   | V <sub>DD5</sub> + 0.3 | V    |
| 2   | Р | Input Low Voltage                                                                                                 | V <sub>IL</sub>   | V <sub>SS5</sub> - 0.3 | -   | 0.35*V <sub>DD5</sub>  | V    |
| 3   | С | Input Hysteresis                                                                                                  | V <sub>HYS</sub>  |                        | 250 |                        | mV   |
| 4   | Р | Input Leakage Current (pins in high impedance input mode) $V_{in} = V_{DD5} \text{ or } V_{SS5}$                  | I <sub>in</sub>   | -1                     | -   | 1                      | μΑ   |
| 5   | Р | Output High Voltage (pins in output mode) Partial Drive I <sub>OH</sub> = -2mA Full Drive I <sub>OH</sub> = -10mA | V <sub>OH</sub>   | V <sub>DD5</sub> – 0.8 | -   | -                      | V    |
| 6   | Р | Output Low Voltage (pins in output mode) Partial Drive I <sub>OL</sub> = +2mA Full Drive I <sub>OL</sub> = +10mA  | V <sub>OL</sub>   | -                      | -   | 0.8                    | V    |
| 7   | Р | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max.                                                   | I <sub>PUL</sub>  | -                      | -   | -130                   | μА   |
| 8   | С | Internal Pull Up Device Current, tested at V <sub>IH</sub> Min.                                                   | I <sub>PUH</sub>  | -10                    | -   | -                      | μА   |
| 9   | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min.                                                 | I <sub>PDH</sub>  | -                      | -   | 130                    | μΑ   |
| 10  | С | Internal Pull Down Device Current, tested at V <sub>IL</sub> Max.                                                 | I <sub>PDL</sub>  | 10                     | -   | -                      | μΑ   |
| 11  | D | Input Capacitance                                                                                                 | C <sub>in</sub>   |                        | 6   | -                      | pF   |
| 12  | Т | Injection current <sup>1</sup> Single Pin limit Total Device Limit. Sum of all injected currents                  | I <sub>ICS</sub>  | -2.5<br>-25            | -   | 2.5<br>25              | mA   |
| 13  | Р | Port H, J, P Interrupt Input Pulse filtered <sup>2</sup>                                                          | t <sub>pign</sub> |                        |     | 3                      | μs   |
| 14  | Р | Port H, J, P Interrupt Input Pulse passed <sup>2</sup>                                                            | t <sub>pval</sub> | 10                     |     |                        | μs   |

#### NOTES:

- 1. Refer to Section A.1.4 Current Injection, for more details
- 2. Parameter only applies in STOP or Pseudo STOP mode.

# A.1.10 Supply Currents

This section describes the current consumption characteristics of the device as well as the conditions for the measurements.

(M) MOTOROLA

# A.5 Reset, Oscillator and PLL

This section summarizes the electrical characteristics of the various startup scenarios for Oscillator and Phase-Locked-Loop (PLL).

### A.5.1 Startup

**Table A-14** summarizes several startup characteristics explained in this section. Detailed description of the startup behavior can be found in the Clock and Reset Generator (CRG) Block User Guide.

Conditions are shown in Table A-4 unless otherwise noted C Num **Symbol** Rating Min Typ Max Unit Т POR release level V 1  $V_{PORR}$ 2.07 2 POR assert level 0.97 V  $V_{PORA}$ **PW<sub>RSTL</sub>** 2 3 Reset input pulse width, minimum input time tosc 4 Startup from Reset 192 D  $n_{RST}$ 196  $n_{osc}$  $PW_{IRQ}$ 5 Interrupt pulse width, IRQ edge-sensitive mode 20 ns 6 14 D | Wait recovery startup time t<sub>WRS</sub>  $t_{cyc}$ 

Table A-14 Startup Characteristics

#### A.5.1.1 POR

The release level  $V_{PORR}$  and the assert level  $V_{PORA}$  are derived from the  $V_{DD}$  Supply. They are also valid if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check are started. If after a time  $t_{CQOUT}$  no valid oscillation is detected, the MCU will start using the internal self clock. The fastest startup time possible is given by  $n_{uposc}$ .

#### A.5.1.2 SRAM Data Retention

Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing code when VDD5 is out of specification limits, the SRAM contents integrity is guaranteed if after the reset the PORF bit in the CRG Flags Register has not been set.

#### A.5.1.3 External Reset

When external reset is asserted for a time greater than PW<sub>RSTL</sub> the CRG module generates an internal reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an oscillation before reset.

### A.5.1.4 Stop Recovery

Out of STOP the controller can be woken up by an external interrupt. A clock quality check as after POR is performed before releasing the clocks to the system.

# **Table A-20 Expanded Bus Timing Characteristics**

| Condit | ions | s are shown in <b>Table A-4</b> unless otherwise noted, $C_{L}$                              | <sub>OAD</sub> = 50pF |     |     |      |      |
|--------|------|----------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------|
| Num    | С    | Rating                                                                                       | Symbol                | Min | Тур | Max  | Unit |
| 1      | Р    | Frequency of operation (E-clock)                                                             | f <sub>o</sub>        | 0   |     | 25.0 | MHz  |
| 2      | Р    | Cycle time                                                                                   | t <sub>cyc</sub>      | 40  |     |      | ns   |
| 3      | D    | Pulse width, E low                                                                           | PW <sub>EL</sub>      | 19  |     |      | ns   |
| 4      | D    | Pulse width, E high <sup>1</sup>                                                             | PW <sub>EH</sub>      | 19  |     |      | ns   |
| 5      | D    | Address delay time                                                                           | t <sub>AD</sub>       |     |     | 8    | ns   |
| 6      | D    | Address valid time to E rise (PW <sub>EL</sub> – $t_{AD}$ )                                  | t <sub>AV</sub>       | 11  |     |      | ns   |
| 7      | D    | Muxed address hold time                                                                      | t <sub>MAH</sub>      | 2   |     |      | ns   |
| 8      | D    | Address hold to data valid                                                                   | t <sub>AHDS</sub>     | 7   |     |      | ns   |
| 9      | D    | Data hold to address                                                                         | t <sub>DHA</sub>      | 2   |     |      | ns   |
| 10     | D    | Read data setup time                                                                         | t <sub>DSR</sub>      | 13  |     |      | ns   |
| 11     | D    | Read data hold time                                                                          | t <sub>DHR</sub>      | 0   |     |      | ns   |
| 12     | D    | Write data delay time                                                                        | t <sub>DDW</sub>      |     |     | 7    | ns   |
| 13     | D    | Write data hold time                                                                         | t <sub>DHW</sub>      | 2   |     |      | ns   |
| 14     | D    | Write data setup time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DDW</sub> )                     | t <sub>DSW</sub>      | 12  |     |      | ns   |
| 15     | D    | Address access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>AD</sub> -t <sub>DSR</sub> )      | t <sub>ACCA</sub>     | 19  |     |      | ns   |
| 16     | D    | E high access time <sup>1</sup> (PW <sub>EH</sub> <sup>-t</sup> <sub>DSR</sub> )             | t <sub>ACCE</sub>     | 6   |     |      | ns   |
| 17     | D    | Non-multiplexed address delay time                                                           | t <sub>NAD</sub>      |     |     | 6    | ns   |
| 18     | D    | Non-muxed address valid to E rise (PW <sub>EL</sub> -t <sub>NAD</sub> )                      | t <sub>NAV</sub>      | 15  |     |      | ns   |
| 19     | D    | Non-multiplexed address hold time                                                            | t <sub>NAH</sub>      | 2   |     |      | ns   |
| 20     | D    | Chip select delay time                                                                       | t <sub>CSD</sub>      |     |     | 16   | ns   |
| 21     | D    | Chip select access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>CSD</sub> -t <sub>DSR</sub> ) | t <sub>ACCS</sub>     | 11  |     |      | ns   |
| 22     | D    | Chip select hold time                                                                        | t <sub>CSH</sub>      | 2   |     |      | ns   |
| 23     | D    | Chip select negated time                                                                     | t <sub>CSN</sub>      | 8   |     |      | ns   |
| 24     | D    | Read/write delay time                                                                        | t <sub>RWD</sub>      |     |     | 7    | ns   |
| 25     | D    | Read/write valid time to E rise (PW <sub>EL</sub> -t <sub>RWD</sub> )                        | t <sub>RWV</sub>      | 14  |     |      | ns   |
| 26     | D    | Read/write hold time                                                                         | t <sub>RWH</sub>      | 2   |     |      | ns   |
| 27     | D    | Low strobe delay time                                                                        | t <sub>LSD</sub>      |     |     | 7    | ns   |
| 28     | D    | Low strobe valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> )                        | t <sub>LSV</sub>      | 14  |     |      | ns   |
| 29     | D    | Low strobe hold time                                                                         | t <sub>LSH</sub>      | 2   |     |      | ns   |
| 30     | D    | NOACC strobe delay time                                                                      | t <sub>NOD</sub>      |     |     | 7    | ns   |
| 31     | D    | NOACC valid time to E rise (PW <sub>EL</sub> -t <sub>NOD</sub> )                             | t <sub>NOV</sub>      | 14  |     |      | ns   |