# E. Lattice Semiconductor Corporation - ICE5LP2K-SWG36ITR Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 256                                                                          |
| Number of Logic Elements/Cells | 2048                                                                         |
| Total RAM Bits                 | 81920                                                                        |
| Number of I/O                  | 26                                                                           |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 36-XFBGA, WLCSP                                                              |
| Supplier Device Package        | 36-WLCSP (2.1x2.1)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice5lp2k-swg36itr |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Table 1-1. | iCE40 Ultra | Familv | Selection | Guide |
|------------|-------------|--------|-----------|-------|
|            |             |        |           |       |

| Part Number                                  | iCE5LP1K | iCE5LP2K             | iCE5LP4K |
|----------------------------------------------|----------|----------------------|----------|
| Logic Cells (LUT + Flip-Flop)                | 1100     | 2048                 | 3520     |
| EBR Memory Blocks                            | 16       | 20                   | 20       |
| EBR Memory Bits                              | 64 k     | 80 k                 | 80 k     |
| PLL Block                                    | 1        | 1                    | 1        |
| NVCM                                         | Yes      | Yes                  | Yes      |
| DSP Blocks (MULT16 with 32-bit Accumulator)  | 2        | 4                    | 4        |
| Hardened I2C, SPI                            | 1,1      | 2,2                  | 2,2      |
| HF Oscillator (48 MHz)                       | 1        | 1                    | 1        |
| LF Oscillator (10 kHz)                       | 1        | 1                    | 1        |
| 24 mA LED Sink                               | 3        | 3                    | 3        |
| 500 mA LED Sink                              | 1        | 1                    | 1        |
| Embedded PWM IP                              | Yes      | Yes                  | No       |
| Packages, ball pitch, dimension              |          | Total User I/O Count |          |
| 36-ball WLCSP, 0.35 mm, 2.078 mm x 2.078 mm  | 26       | 26                   | 26       |
| 36-ball ucfBGA, 0.40 mm, 2.5 mm x 2.5 mm     | 26       | 26                   | 26       |
| 48-ball QFN Package, 0.5 mm, 7.0 mm x 7.0 mm | 39       | 39                   | 39       |

## Introduction

The iCE40 Ultra family of ultra-low power FPGAs has three devices with densities ranging from 1100 to 3520 Look-Up Tables (LUTs) fabricated in a 40 nm Low Power CMOS process. In addition to LUT-based, low-cost programmable logic, these devices also feature Embedded Block RAM (EBR), on-chip Oscillators (LFOSC, HFOSC), two hardened I<sup>2</sup>C Controllers, two hardened SPI Controllers, three 24 mA RGB LED open-drain drivers, a 500 mA IR LED open-drain drivers, and DSP blocks. These features allow the devices to be used in low-cost, high-volume consumer and mobile applications.

The iCE40 Ultra FPGAs are available in very small form factor packages, as small as 2.078 mm x 2.078 mm. The small form factor allows the device to easily fit into a lot of mobile applications, where space can be limited. Table 1-1 shows the LUT densities, package and I/O pin count.

The iCE40 Ultra devices offer I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

The iCE40 Ultra devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 Ultra family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 Ultra. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 Ultra device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides in the iCE40 Ultra 1K and 2K device the embedded RGB PWM IP at no extra cost of LUT available to the user, to perform controlling the RGB LED function. This embedded IP allow users to control color, LED ON/ OFF time, and breathe rate of the LED. For more information, please refer to Usage Guide in Lattice Design Software.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 Ultra FPGA family. Lattice also can provide fully verified bitstream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, please contact your local Lattice representative.



## iCE40 Ultra Family Data Sheet Architecture

June 2016

Data Sheet DS1048

## **Architecture Overview**

The iCE40 Ultra family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, and blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1shows the block diagram of the iCE5LP-4K device.



Figure 2-1. iCE5LP-4K Device, Top View

The Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 Ultra family, there are three sysIO banks, one on top and two at the bottom. User can connect some  $V_{CCIO}$ s together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document on Power Up Sequence. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

Every device in the family has two user SPI ports, one of these (right side) SPI port also supports programming and configuration of the device. The iCE40 Ultra also includes two user I<sup>2</sup>C ports, two Oscillators, and high current RGB and IR LED sinks.

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Routing

There are many resources provided in the iCE40 Ultra devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

#### **Clock/Control Distribution Network**

Each iCE40 Ultra device has six global inputs, two pins on the top bank and four pins on the bottom bank

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 2-2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC).

| Global Buffer | LUT Inputs      | Clock        | Clock Enable | Reset        |
|---------------|-----------------|--------------|--------------|--------------|
| GBUF0         |                 | $\checkmark$ | √            |              |
| GBUF1         |                 | $\checkmark$ |              | $\checkmark$ |
| GBUF2         |                 | $\checkmark$ | √            |              |
| GBUF3         | Yes, any 4 of 8 | $\checkmark$ |              | $\checkmark$ |
| GBUF4         | GBUF Inputs     | $\checkmark$ | √            |              |
| GBUF5         | -               | $\checkmark$ |              | $\checkmark$ |
| GBUF6         |                 | $\checkmark$ | √            |              |
| GBUF7         |                 | $\checkmark$ |              | $\checkmark$ |

Table 2-2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

The maximum frequency for the global buffers are shown in the iCE40 Ultra External Switching Characteristics tables later in this document.

#### **Global Hi-Z Control**

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 Ultra device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

#### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 Ultra device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.



## sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 Ultra devices have one sys-CLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 Ultra global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

There is an additional feature in the iCE40 Ultra PLL. There are 2 FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, please refer to TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-3. PLL Diagram

Table 2-3 provides signal descriptions of the PLL block.



#### Table 2-3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                 |  |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |  |
| BYPASS            | Input     | The BYPASS control selects which clock signal connects to the PLL-<br>OUT output.<br>0 = PLL generated signal<br>1 = REFERENCECLK                                                           |  |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |  |
| DYNAMICDELAY[7:0] | Input     | Fine delay adjustment control inputs. Enabled when<br>DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                              |  |
| LATCHINPUTVALUE   | Input     | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                               |  |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock net-<br>work on the FPGA. The port has optimal connections to global clock<br>buffers GBUF4 and GBUF5.                       |  |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |  |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |  |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |  |
| SCLK              | Input     | Input, Serial Clock used for re-programming PLL settings.                                                                                                                                   |  |
| SDI               | Input     | Input, Serial Data used for re-programming PLL settings.                                                                                                                                    |  |

#### sysMEM Embedded Block RAM Memory

Larger iCE40 Ultra device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4.



#### Table 2-4. sysMEM Block Configurations<sup>1</sup>

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4 k)                           | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4 k)                            | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4 k)                           | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4 k)                           | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

1. For iCE40 Ultra, the primitive name without "Nxx" uses rising-edge Read and Write clocks. "NR" uses rising-edge Write clock, falling-edge Read clock. "NR" uses falling-edge Write clock and rising-edge Read clock. "NRNW" uses falling-edge clocks on both Read and Write.







Figure 2-7 shows the path for an 16-bit x 16-bit Multiplier using the upper half of sysDSP block.



## sysIO Buffer Banks

iCE40 Ultra devices have up to three I/O banks with independent  $V_{CCIO}$  rails. The configuration SPI interface signals are powered by SPI\_V<sub>CCIO1</sub>. Please refer to the Pin Information Summary table.

#### Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysIO buffers and pads. The PIOs are placed on the top and bottom of the devices.

#### Figure 2-8. I/O Bank and Programmable I/O Cell



The PIO contains three blocks: an input register block, output register block iCEGate<sup>™</sup> and tri-state register block. To save power, the optional iCEGate<sup>™</sup> latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

#### Input Register Block

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### Output Register Block

The output register block can optionally register signals from the core of the device before they are passed to the sysIO buffers.

Figure 2-9 shows the input/output register block for the PIOs.



# iCE40 Ultra Family Data Sheet DC and Switching Characteristics

#### June 2016

#### Data Sheet DS1048

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

| Supply Voltage V <sub>CC</sub>          | –0.5 V to 1.42 V |
|-----------------------------------------|------------------|
| Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.60 V |
| NVCM Supply Voltage V <sub>PP_2V5</sub> | –0.5 V to 3.60 V |
| PLL Supply Voltage V <sub>CCPLL</sub>   | –0.5 V to 1.42 V |
| I/O Tri-state Voltage Applied.          | –0.5 V to 3.60 V |
| Dedicated Input Voltage Applied         | –0.5 V to 3.60 V |
| Storage Temperature (Ambient)           | –65 °C to 150 °C |
| Junction Temperature (T <sub>J</sub> )  | –65 °C to 125 °C |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

## **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                 |                                                |                   | Max.  | Units |
|--------------------------------------|-------------------------------------------|------------------------------------------------|-------------------|-------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply                               | Voltage                                        | 1.14              | 1.26  | V     |
| V <sub>PP_2V5</sub>                  | Slave SPI Configuration                   |                                                | 1.71 <sup>4</sup> | 3.46  | V     |
|                                      | VPP_2V5 NVCM Programming and              | Master SPI Configuration                       | 2.30              | 3.46  | V     |
|                                      | Operating Supply Voltage                  | Configuration from NVCM 2.3                    |                   | 3.46  | V     |
|                                      | NVCM P                                    | NVCM Programming                               | 2.30              | 3.00  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                 | $V_{CCIO_0}$ , SPI_ $V_{CCIO1}$ , $V_{CCIO_2}$ | 1.71              | 3.46  | V     |
| V <sub>CCPLL</sub>                   | PLL Supply '                              | Voltage                                        | 1.14              | 1.26  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation |                                                | 0                 | 85    | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation |                                                | -40               | 100   | °C    |
| t <sub>PROG</sub>                    | Junction Temperature N                    | VCM Programming                                | 10.00             | 30.00 | °C    |

 Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. Please refer to Power-Up Supply Sequencing section. V<sub>CC</sub> and V<sub>CCPLL</sub> are recommended to tie to same supply with an RC-based noise filter between them. Please refer to TN1252, iCE40 Hardware Checklist.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

 V<sub>PP\_2V5</sub> can, optionally, be connected to a 1.8 V (+/-5%) power supply in Slave SPI Configuration mode subject to the condition that none of the HFOSC/LFOSC and RGB LED / IR LED driver features are used. Otherwise, V<sub>PP\_2V5</sub> must be connected to a power supply with a minimum 2.30 V level.

## Power Supply Ramp Rates<sup>1, 2</sup>

| Symbol            | Parameter                                       | Min. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.6  | 10   | V/ms  |

1. Assumes monotonic ramp rates.

2. Power up sequence must be followed. Please refer to Power-Up Supply Sequencing section.

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Figure 3-2. Power Up Sequence with All Supplies Connected Together



## Power-On-Reset Voltage Levels<sup>1</sup>

| Symbol             | Parameter                                                                                                                     |                                               | Min. | Max. | Units |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|-------|
| V <sub>PORUP</sub> |                                                                                                                               | V <sub>CC</sub>                               | 0.62 | 0.92 | V     |
|                    | Power-On-Reset ramp-up trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , V <sub>PP 2V5</sub> )        | SPI_V <sub>CCIO1</sub><br>V <sub>PP_2V5</sub> | 0.87 | 1.50 | V     |
|                    |                                                                                                                               |                                               | 0.90 | 1.53 | V     |
|                    | Power-On-Reset ramp-down trip point (circuit monitor-<br>ing V <sub>CC</sub> , SPI_V <sub>CCI01</sub> , V <sub>PP 2V5</sub> ) | V <sub>CC</sub>                               |      | 0.79 | V     |
| V <sub>PORDN</sub> |                                                                                                                               | SPI_V <sub>CCIO1</sub>                        |      | 1.50 | V     |
|                    |                                                                                                                               | V <sub>PP_2V5</sub>                           |      | 1.53 | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

## **ESD Performance**

Please contact Lattice Semiconductor for additional information.

## **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                             | Parameter                                           | Condition                                                                                    | Min. | Тур. | Max.  | Units |
|------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|-------|-------|
| $I_{\rm IL,} I_{\rm IH}^{1, 3, 4}$ | Input or I/O Leakage                                | $0V < V_{IN} < V_{CCIO} + 0.2 V$                                                             | _    | _    | +/-10 | μΑ    |
| C <sub>1</sub>                     | I/O Capacitance, excluding LED Drivers <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V$<br>$V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 V$ |      | 6    | _     | pF    |
| C <sub>2</sub>                     | Global Input Buffer<br>Capacitance <sup>2</sup>     | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V$<br>$V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 V$ |      | 6    | _     | pF    |
| C <sub>3</sub>                     | RGB Pin Capacitance <sup>2</sup>                    | $V_{CC}$ = Typ., $V_{IO}$ = 0 to 3.5 V                                                       |      | 15   | —     | pF    |
| C <sub>4</sub>                     | IRLED Pin Capacitance <sup>2</sup>                  | $V_{CC}$ = Typ., $V_{IO}$ = 0 to 3.5 V                                                       |      | 53   | —     | pF    |
| V <sub>HYST</sub>                  | Input Hysteresis                                    | V <sub>CCIO</sub> = 1.8 V, 2.5 V, 3.3 V                                                      | _    | 200  | —     | mV    |
|                                    | Internet DIO Dulling                                | $V_{CCIO} = 1.8 \text{ V}, 0 = < V_{IN} < = 0.65 \text{ V}_{CCIO}$                           | -3   | _    | -31   | μΑ    |
| I <sub>PU</sub>                    | Internal PIO Pull-up<br>Current                     | $V_{CCIO} = 2.5 \text{ V}, 0 = < V_{IN} < =0.65 \text{ V}_{CCIO}$                            | -8   | _    | -72   | μΑ    |
|                                    |                                                     | $V_{CCIO} = 3.3 \text{ V}, 0 = < V_{IN} < =0.65 \text{ V}_{CCIO}$                            | -11  | _    | -128  | μΑ    |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled.

2.  $T_J$  25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

4. Input pins are clamped to V<sub>CCIO</sub> and GND by a diode. When input is higher than V<sub>CCIO</sub> or lower than GND, the Input Leakage current will be higher than the I<sub>IL</sub> and I<sub>IH</sub>.



## Supply Current <sup>1, 2, 3, 4, 5</sup>

| Symbol                  | Parameter                                                | Typ. V <sub>CC</sub> =<br>1.2 V <sup>4</sup> | Units |
|-------------------------|----------------------------------------------------------|----------------------------------------------|-------|
| ICCSTDBY                | Core Power Supply Static Current                         | 71                                           | μA    |
| IPP2V5STDBY             | V <sub>PP_2V5</sub> Power Supply Static Current          | 0.55                                         | μΑ    |
| ISPI_VCCIO1STDBY        | SPI_V <sub>CCIO1</sub> Power Supply Static Current       | 0.5                                          | μΑ    |
| I <sub>CCIOSTDBY</sub>  | V <sub>CCIO</sub> Power Supply Static Current            | 0.5                                          | μΑ    |
| I <sub>CCPEAK</sub>     | Core Power Supply Startup Peak Current                   | 8.0                                          | mA    |
| I <sub>PP_2V5PEAK</sub> | V <sub>PP_2V5</sub> Power Supply Startup Peak Current    | 7.0                                          | mA    |
| ISPI_VCCIO1PEAK         | SPI_V <sub>CCIO1</sub> Power Supply Startup Peak Current | 9.0                                          | mA    |
| ICCIOPEAK               | V <sub>CCIO</sub> Power Supply Startup Peak Current      | 7.5                                          | mA    |

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.

2. Frequency = 0 MHz.

3. TJ = 25 °C, power supplies at nominal voltage, on devices processed in nominal process conditions.

4. Does not include pull-up.

5. Startup Peak Currents are measured with decoupling capacitance of 0.1 uF, 10 nF, and 1 nF to the power supply. Higher decoupling capacitance causes higher current.

## User I<sup>2</sup>C Specifications

| Parameter           |                                      | spe                 | c (STD M | ode) | spec (FAST Mode) |     |     |       |
|---------------------|--------------------------------------|---------------------|----------|------|------------------|-----|-----|-------|
| Symbol              | Parameter Description                | Min                 | Тур      | Max  | Min              | Тур | Max | Units |
| f <sub>SCL</sub>    | Maximum SCL clock frequency          | —                   |          | 100  |                  |     | 400 | kHz   |
| t <sub>HI</sub>     | SCL clock HIGH Time                  | 4                   |          |      | 0.6              |     | _   | μs    |
| t <sub>LO</sub>     | SCL clock LOW Time                   | 4.7                 | _        | _    | 1.3              | —   | _   | μs    |
| t <sub>SU,DAT</sub> | Setup time (DATA)                    | 250                 |          |      | 100              |     |     | ns    |
| t <sub>HD,DAT</sub> | Hold time (DATA)                     | 0                   |          | _    | 0                | —   | _   | ns    |
| t <sub>SU,STA</sub> | Setup time (START condition)         | 4.7                 |          |      | 0.6              | _   | _   | μs    |
| t <sub>HD,STA</sub> | Hold time (START condition)          | 4                   | _        | _    | 0.6              | —   | _   | μs    |
| t <sub>SU,STO</sub> | Setup time (STOP condition)          | 4                   | _        | —    | 0.6              | —   | —   | μs    |
| t <sub>BUF</sub>    | Bus free time between STOP and START | IRT 4.7 — — 1.3 — — |          |      | _                | μs  |     |       |
| t <sub>CO,DAT</sub> | SCL LOW to DATAOUT valid             | <u> </u>            |          |      |                  | 0.9 | μs  |       |

## User SPI Specifications<sup>1, 2</sup>

| Parameter<br>Symbol | Parameter Description       | Min | Тур | Max | Units |
|---------------------|-----------------------------|-----|-----|-----|-------|
| f <sub>MAX</sub>    | Maximum SCK clock frequency | -   | —   | 45  | MHz   |

1. All setup and hold time parameters on external SPI interface are design-specific and, therefore, generated by the Lattice Design Software tools. These parameters include the following:

- t<sub>SUmaster</sub> master Setup time (master mode)

- t<sub>HOLDmaster</sub> master Hold time (master mode)

- t<sub>SUslave</sub> slave Setup time (slave mode)

- t<sub>HOLDslave</sub> slave Hold time (slave mode)

- t<sub>SCK2OUT</sub> SCK to out (slave mode)

2. The SCLK duty cycle needs to be specified in the Lattice Design Software as a timing constraint in order to ensure proper timing check on SCLK HIGH and LOW (t<sub>HI</sub>, t<sub>LO</sub>) time.



## Typical Building Block Function Performance<sup>1, 2</sup>

## Pin-to-Pin Performance (LVCMOS25)

| Function        | Timing | Units |
|-----------------|--------|-------|
| Basic Functions |        |       |
| 16-bit decoder  | 16.5   | ns    |
| 4:1 MUX         | 18.0   | ns    |
| 16:1 MUX        | 19.5   | ns    |

#### **Register-to-Register Performance**

| Function                    | Timing | Units |  |  |  |
|-----------------------------|--------|-------|--|--|--|
| Basic Functions             |        |       |  |  |  |
| 16:1 MUX                    | 110    | MHz   |  |  |  |
| 16-bit adder                | 100    | MHz   |  |  |  |
| 16-bit counter              | 100    | MHz   |  |  |  |
| 64-bit counter              | 40     | MHz   |  |  |  |
| Embedded Memory Functions   |        | •     |  |  |  |
| 256x16 Pseudo-Dual Port RAM | 150    | MHz   |  |  |  |

1. The above timing numbers are generated using the Lattice Design Software tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

2. Under worst case operating conditions.

## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

## Maximum sysIO Buffer Performance<sup>1</sup>

| I/O Standard | Max. Speed | Units |  |  |  |  |
|--------------|------------|-------|--|--|--|--|
| Inputs       |            |       |  |  |  |  |
| LVCMOS33     | 250        | MHz   |  |  |  |  |
| LVCMOS25     | 250        | MHz   |  |  |  |  |
| LVCMOS18     | 250        | MHz   |  |  |  |  |
|              | Outputs    |       |  |  |  |  |
| LVCMOS33     | 250        | MHz   |  |  |  |  |
| LVCMOS25     | 250        | MHz   |  |  |  |  |
| LVCMOS18     | 155        | MHz   |  |  |  |  |

1. Measured with a toggling pattern



## iCE40 Ultra Family Timing Adders

#### Over Recommended Commercial Operating Conditions<sup>1, 2, 3</sup>

| Buffer Type      | Description                       | Timing (Typ.) | Units |
|------------------|-----------------------------------|---------------|-------|
| Input Adjusters  | · · · · ·                         |               |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 0.18          | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0             | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 0.19          | ns    |
| Output Adjusters | · · · · ·                         |               |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | -0.12         | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0             | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 1.32          | ns    |

1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.

2. LVCMOS timing measured with the load specified in Switching Test Condition table.

3. Commercial timing numbers are shown.

## iCE40 Ultra External Switching Characteristics

#### **Over Recommended Commercial Operating Conditions**

| Parameter              | Description                                                | Device           | Min  | Max | Units |
|------------------------|------------------------------------------------------------|------------------|------|-----|-------|
| Clocks                 | I                                                          |                  | 1    |     |       |
| Global Clocks          |                                                            |                  |      |     |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network                  | All devices      | —    | 185 | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer                        | All devices      | 2    | —   | ns    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device                   | All devices      | —    | 500 | ps    |
| Pin-LUT-Pin Prop       | pagation Delay                                             |                  | •    |     | •     |
| t <sub>PD</sub>        | Best case propagation delay through one<br>LUT logic       | All devices      | _    | 9.0 | ns    |
| General I/O Pin F      | Parameters (Using Global Buffer Clock without P            | LL) <sup>1</sup> | •    |     | •     |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs                         | All devices      |      | 410 | ps    |
| t <sub>CO</sub>        | Clock to Output – PIO Output Register                      | All devices      | —    | 9.0 | ns    |
| t <sub>SU</sub>        | Clock to Data Setup – PIO Input Register                   | All devices      | -0.5 |     | ns    |
| t <sub>H</sub>         | Clock to Data Hold – PIO Input Register                    | All devices      | 5.55 | —   | ns    |
| General I/O Pin F      | Parameters (Using Global Buffer Clock with PLL)            |                  |      |     | •     |
| t <sub>COPLL</sub>     | Clock to Output – PIO Output Register                      | All Devices      |      | 2.9 | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register All Devices 5.9 - |                  |      |     | ns    |
| t <sub>HPLL</sub>      | Clock to Data Hold – PIO Input Register All Devices –0.6 – |                  |      |     |       |

1. All the data is from the worst case condition.



## SPI Master or NVCM Configuration Time<sup>1, 2</sup>

| Symbol              | Parameter                         | Conditions                            | Max. | Units |
|---------------------|-----------------------------------|---------------------------------------|------|-------|
|                     |                                   | All devices – Low Frequency (Default) | 95   | ms    |
| t <sub>CONFIG</sub> | POR/CRESET_B to Device I/O Active | All devices – Medium frequency        | 35   | ms    |
|                     |                                   | All devices – High frequency          | 18   | ms    |

1. Assumes sysMEM Block is initialized to an all zero pattern if they are used.

2. The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point.

## sysCONFIG Port Timing Specifications

| Symbol                  | Parameter                                                                                                                                                                                                     | Conditions                    | Min. | Тур. | Max. | Units           |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|-----------------|
| All Configurat          | tion Modes                                                                                                                                                                                                    |                               |      |      |      |                 |
| t <sub>CRESET_B</sub>   | Minimum CRESET_B LOW pulse width<br>required to restart configuration, from<br>falling edge to rising edge                                                                                                    |                               | 200  | _    | _    | ns              |
| t <sub>DONE_IO</sub>    | Number of configuration clock cycles<br>after CDONE goes HIGH before the<br>PIO pins are activated                                                                                                            |                               | 49   | —    | _    | Clock<br>Cycles |
| Slave SPI               |                                                                                                                                                                                                               |                               |      |      |      |                 |
| <sup>t</sup> cr_sck     | Minimum time from a rising edge on<br>CRESET_B until the first SPI WRITE<br>operation, first SPI_XCK clock. During<br>this time, the iCE40 Ultra device is<br>clearing its internal configuration mem-<br>ory |                               | 1200 | _    | _    | μs              |
| ¢                       |                                                                                                                                                                                                               | Write                         | 1    |      | 25   | MHz             |
| f <sub>MAX</sub>        | CCLK clock frequency                                                                                                                                                                                          | Read <sup>1</sup>             | —    | 15   | —    | MHz             |
| t <sub>CCLKH</sub>      | CCLK clock pulsewidth HIGH                                                                                                                                                                                    |                               | 20   | —    | —    | ns              |
| t <sub>CCLKL</sub>      | CCLK clock pulsewidth LOW                                                                                                                                                                                     |                               | 20   | —    | —    | ns              |
| t <sub>STSU</sub>       | CCLK setup time                                                                                                                                                                                               |                               | 12   | —    | —    | ns              |
| t <sub>STH</sub>        | CCLK hold time                                                                                                                                                                                                |                               | 12   | —    | —    | ns              |
| t <sub>stco</sub>       | CCLK falling edge to valid output                                                                                                                                                                             |                               | 13   | —    | —    | ns              |
| Master SPI <sup>3</sup> | ·                                                                                                                                                                                                             |                               |      |      |      |                 |
|                         |                                                                                                                                                                                                               | Low Frequency<br>(Default)    | 7.0  | 12.0 | 17.0 | MHz             |
| f <sub>MCLK</sub>       | MCLK clock frequency                                                                                                                                                                                          | Medium Frequency <sup>2</sup> | 21.0 | 33.0 | 45.0 | MHz             |
|                         |                                                                                                                                                                                                               | High Frequency <sup>2</sup>   | 33.0 | 53.0 | 71.0 | MHz             |
| t <sub>MCLK</sub>       | CRESET_B HIGH to first MCLK edge                                                                                                                                                                              |                               | 1200 | —    | —    | μs              |
| t <sub>SU</sub>         | CCLK setup time <sup>4</sup>                                                                                                                                                                                  |                               | 9.9  | —    | —    | ns              |
| t <sub>HD</sub>         | CCLK hold time                                                                                                                                                                                                |                               | 1    | —    | —    | ns              |

1. Supported with 1.2 V Vcc and at 25  $^{\circ}\text{C}.$ 

2. Extended range fMAX Write operations support up to 53 MHz with 1.2 V Vcc and at 25 °C.

3.  $t_{\text{SU}}$  and  $t_{\text{HD}}$  timing must be met for all MCLK frequency choices.

4. For considerations of SPI Master Configuration Mode, please refer to TN1248, iCE40 Programming and Configuration.



## **Pin Information Summary**

| Pin Type                   |        |      | iCE5LP1K |                   |      | iCE5LP2K |                   |      | iCE5LP4K |                   |  |
|----------------------------|--------|------|----------|-------------------|------|----------|-------------------|------|----------|-------------------|--|
|                            |        | CM36 | SWG36    | SG48 <sup>1</sup> | CM36 | SWG36    | SG48 <sup>1</sup> | CM36 | SWG36    | SG48 <sup>1</sup> |  |
| General Purpose I/O        | Bank 0 | 12   | 5        | 17                | 12   | 5        | 17                | 12   | 5        | 17                |  |
| Per Bank                   | Bank 1 | 4    | 15       | 14                | 4    | 15       | 14                | 4    | 15       | 14                |  |
|                            | Bank 2 | 10   | 6        | 8                 | 10   | 6        | 8                 | 10   | 6        | 8                 |  |
| Total General Purpose I/Os |        | 26   | 26       | 39                | 26   | 26       | 39                | 26   | 26       | 39                |  |
| V <sub>CC</sub>            |        | 1    | 1        | 2                 | 1    | 1        | 2                 | 1    | 1        | 2                 |  |
| V <sub>CCIO</sub>          | Bank 0 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |  |
|                            | Bank 1 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |  |
|                            | Bank 2 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |  |
| V <sub>CCPLL</sub>         |        | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |  |
| V <sub>PP_2V5</sub>        |        | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |  |
| Dedicated Config Pins      | 6      | 1    | 1        | 2                 | 1    | 1        | 2                 | 1    | 1        | 2                 |  |
| GND                        |        | 2    | 2        | 0                 | 2    | 2        | 0                 | 2    | 2        | 0                 |  |
| GND_LED                    |        | 1    | 1        | 0                 | 1    | 1        | 0                 | 1    | 1        | 0                 |  |
| Total Balls                |        | 36   | 36       | 48                | 36   | 36       | 48                | 36   | 36       | 48                |  |

1. 48-pin QFN package (SG48) requires the package paddle to be connected to GND.



## **Ordering Part Numbers**

## Industrial

| Part Number         | LUTs | Supply Voltage | Package             | Pins | Temp. |
|---------------------|------|----------------|---------------------|------|-------|
| iCE5LP1K-CM36ITR    | 1100 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP1K-CM36ITR50  | 1100 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP1K-CM36ITR1K  | 1100 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP1K-SWG36ITR   | 1100 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP1K-SWG36ITR50 | 1100 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP1K-SWG36ITR1K | 1100 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP1K-SG48ITR    | 1100 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |
| iCE5LP1K-SG48ITR50  | 1100 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |
| iCE5LP2K-CM36ITR    | 2048 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP2K-CM36ITR50  | 2048 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP2K-CM36ITR1K  | 2048 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP2K-SWG36ITR   | 2048 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP2K-SWG36ITR50 | 2048 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP2K-SWG36ITR1K | 2048 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP2K-SG48ITR    | 2048 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |
| iCE5LP2K-SG48ITR50  | 2048 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |
| iCE5LP4K-CM36ITR    | 3520 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP4K-CM36ITR50  | 3520 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP4K-CM36ITR1K  | 3520 | 1.2 V          | Halogen-Free ucfBGA | 36   | IND   |
| iCE5LP4K-SWG36ITR   | 3520 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP4K-SWG36ITR50 | 3520 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP4K-SWG36ITR1K | 3520 | 1.2 V          | Halogen-Free WLCSP  | 36   | IND   |
| iCE5LP4K-SG48ITR    | 3520 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |
| iCE5LP4K-SG48ITR50  | 3520 | 1.2 V          | Halogen-Free QFN    | 48   | IND   |



# iCE40 Ultra Family Data Sheet Revision History

June 2016

Data Sheet DS1048

| Date      | Version          | Section                             | Change Summary                                                                                                                                                                                                                                                                                                            |
|-----------|------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2016 | 2.0 Introduction |                                     | Updated General Description section. Changed "high current driver" to "high current IR driver".                                                                                                                                                                                                                           |
|           |                  |                                     | Updated Features section. In Table 1-1, iCE40 Ultra Family Selection Guide, corrected HF Oscillator (48 kHz) to (48 MHz).                                                                                                                                                                                                 |
|           |                  | Architecture                        | Updated Architecture Overview section.<br>— Changed content to "The Programmable Logic Blocks (PLB) and<br>sysMEM EBR blocks, are arranged in a two-dimensional grid with rows<br>and columns. Each column has either PLB or EBR blocks."<br>— Changed "high current LED sink" to "high current RGB and IR LED<br>sinks". |
|           |                  |                                     | Updated sysCLOCK Phase Locked Loops (PLLs) section. Corrected V <sub>CCPLL</sub> character format in Figure 2-3, PLL Diagram.                                                                                                                                                                                             |
|           |                  |                                     | Updated sysMEM Embedded Block RAM Memory section. Updated footnote in Table 2-4, sysMEM Block Configurations.                                                                                                                                                                                                             |
|           |                  |                                     | Updated sysIO Buffer Banks section.<br>— Changed statement to "The configuration SPI interface signals are<br>powered by SPI_V <sub>CCIO1</sub> ."<br>— Corrected V <sub>CCIO</sub> character format in Figure 2-8, I/O Bank and Pro-<br>grammable I/O Cell.                                                              |
|           |                  |                                     | Updated Typical I/O Behavior During Power-up section. Modified text content.                                                                                                                                                                                                                                              |
|           |                  |                                     | Updated Supported Standards section. Changed statement to "The iCE40 Ultra sysIO buffer supports both single-ended input/output stan-<br>dards, and used as differential comparators."                                                                                                                                    |
|           |                  |                                     | Updated On-Chip Oscillator section. Changed statement to "The high frequency oscillator (HFOSC) runs at a nominal frequency of 48 MHz, divisible to 24 MHz, 12 MHz, or 6 MHz by user option."                                                                                                                             |
|           |                  |                                     | Updated section heading to High Current LED Drive I/O Pins.<br>Changed "high current drive" to "high current LED drive".                                                                                                                                                                                                  |
|           |                  |                                     | Removed Power On Reset section.                                                                                                                                                                                                                                                                                           |
|           |                  | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section.<br>— Corrected symbol character format.                                                                                                                                                                                                                                         |
|           |                  |                                     | Updated Recommended Operating Conditions section.<br>— Corrected symbol character format.<br>— Revised footnote 1.<br>— Added footnote 4.                                                                                                                                                                                 |
|           |                  |                                     | Updated Power Supply Ramp Rates section. Changed t <sub>RAMP</sub> Max. value.                                                                                                                                                                                                                                            |
|           |                  |                                     | Added Power-On Reset section.                                                                                                                                                                                                                                                                                             |
|           |                  |                                     | Updated section heading to Power-Up Supply Sequencing. Revised text content.                                                                                                                                                                                                                                              |
|           |                  |                                     | Added External Reset section.                                                                                                                                                                                                                                                                                             |
|           |                  |                                     | Updated DC Electrical Characteristics section. Revised footnote 4.                                                                                                                                                                                                                                                        |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date      | Version | Section                             | Change Summary                                                                                                                                                                                                                             |
|-----------|---------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |         |                                     | Updated Supply Current section.<br>— Corrected I <sub>PP2V5STDBY</sub> parameter.<br>— Added Typ. VCC = 1.2 V values for I <sub>CCPEAK</sub> , I <sub>PP 2V5PEAK</sub> ,                                                                   |
|           |         |                                     | I <sub>SPL_VCCI01PEAK</sub> , and I <sub>CCI0PEAK</sub> .<br>— Added footnote 5.<br>— Corrected S <sub>PL_VCCI01</sub> character format.                                                                                                   |
|           |         |                                     | Updated User SPI Specifications section. Removed parameters and added footnotes.                                                                                                                                                           |
|           |         |                                     | Updated Internal Oscillators (HFOSC, LFOSC) section. Added Com-<br>mercial and Industrial Temp values for DCH <sub>CLKHF</sub>                                                                                                             |
|           |         |                                     | Updated sysIO Single-Ended DC Electrical Characteristics section.<br>Removed footnote.                                                                                                                                                     |
|           |         |                                     | Updated Register-to-Register Performance section. Modified footnotes.                                                                                                                                                                      |
|           |         |                                     | Updated iCE40 Ultra External Switching Characteristics section. Modi-<br>fied footnote.                                                                                                                                                    |
|           |         |                                     | Updated sysCLOCK PLL Timing section. Reversed t <sub>OPJIT</sub> conditions.                                                                                                                                                               |
|           |         |                                     | Updated sysCONFIG Port Timing Specifications section.<br>— Modified t <sub>CR_SCK</sub> Min. value.<br>— Added footnote 4 to t <sub>SU</sub> parameter.<br>— Modified t <sub>SU</sub> Min. value.<br>— Modified t <sub>HD</sub> parameter. |
|           |         |                                     | Updated section heading to RGB LED and IR LED Drive. Modified ILED_ACCURACY and IIR_ACCURACY parameters, Min. and Max. values.                                                                                                             |
|           |         | Pinout Information                  | Updated Signal Descriptions section. Changed V <sub>CCIO_1</sub> to SPI_V <sub>CCIO1</sub> in the CDONE, CRESETB and PIOB_xx descriptions.                                                                                                 |
|           |         |                                     | Updated Pin Information Summary section.<br>— Corrected symbol character format.<br>— Corrected VCPP_2V5 to V <sub>PP_2V5</sub> .                                                                                                          |
|           | 1.9     | Introduction                        | Updated Features section. Updated BGA package to ucfBGA.                                                                                                                                                                                   |
|           |         | DC and Switching<br>Characteristics | Updated Differential Comparator Electrical Characteristics section. Corrected typo in $V_{REF}$ Max. value.                                                                                                                                |
|           |         | Pinout Information                  | Updated Signal Descriptions section.<br>— Changed PIOB_12a to PIOB_xx<br>— Changed SPI_CSN to SPI_SS_B and revised description when in<br>Slave SPI mode.<br>— Corrected minor typo errors.                                                |
|           |         |                                     | Updated Pin Information Summary section. Added footnote to SG48.                                                                                                                                                                           |
|           |         | Ordering Information                | Updated iCE5LP Part Number Description section. Updated BGA package to ucfBGA.                                                                                                                                                             |
|           |         |                                     | Updated Ordering Part Numbers section. Updated BGA package to ucf-<br>BGA.                                                                                                                                                                 |
| June 2015 | 1.8     | DC and Switching<br>Characteristics | Updated Internal Oscillators (HFOSC, LFOSC) section. Removed deci-<br>mals.                                                                                                                                                                |
|           |         | Ordering Information                | Updated iCE5LP Part Number Description section.<br>— Added TR items.<br>— Corrected formatting errors.                                                                                                                                     |
|           |         |                                     | Updated Ordering Part Numbers section. Updated CM36 and SG48 packages.                                                                                                                                                                     |





| Date         | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2015   | 1.7     | Architecture                        | Updated sysDSP section. Revised the following figures:<br>— Figure 2-5, sysDSP Functional Block Diagram<br>(16-bit x 16-bit Multiply-Accumulate)<br>— Figure 2-6, sysDSP 8-bit x 8-bit Multiplier<br>— Figure 2-7, DSP 16-bit x 16-bit Multiplier                                                                                                                                             |
|              |         | Ordering Information                | Updated iCE5LP Part Number Description section. Added TR items.                                                                                                                                                                                                                                                                                                                               |
|              |         |                                     | Updated Ordering Part Numbers section. Added CM36, SW36 and SG48 part numbers.                                                                                                                                                                                                                                                                                                                |
| March 2015   | 1.6     | Introduction                        | Updated Features section.<br>— Added BGA and QFN packages in Flexible Logic Architecture.<br>— Added USB 3.1 Type C Cable Detect / Power Delivery Applications in<br>Applications.<br>— Updated Table 1-1, iCE40 Ultra Family Selection Guide. Added 36-<br>ball ucfBGA and 48-ball QFN packages. Changed subheading to Total<br>User I/O Count. Changed RBW IP to PWM IP. Deleted footnotes. |
|              |         | DC and Switching<br>Characteristics | Updated Power-up Sequence section. Indicated all devices in second paragraph.                                                                                                                                                                                                                                                                                                                 |
|              |         |                                     | Updated sysIO Single-Ended DC Electrical Characteristics section. Changed LVCMOS 3.3 and LVCMOS 2. 5 $V_{OH}$ Min. (V) from 0.5 to 0.4.                                                                                                                                                                                                                                                       |
|              |         |                                     | Replaced the Differential Comparator Electrical Characteristics table.                                                                                                                                                                                                                                                                                                                        |
|              |         | Pinout Information                  | Updated Pin Information Summary section.<br>— Added CM36 and SG48 values.<br>— Changed CRESET_B to Dedicated Config Pins.                                                                                                                                                                                                                                                                     |
|              |         | Ordering Information                | Updated iCE5LP Part Number Description section.<br>— Added CM36 and SG48 package.<br>— Added TR items.                                                                                                                                                                                                                                                                                        |
|              |         |                                     | Updated Ordering Part Numbers section. Added CM36, SW36 and SG48 part numbers.                                                                                                                                                                                                                                                                                                                |
| October 2014 | 1.5     | Introduction                        | Updated Features section.<br>— Removed 26 I/O pins for 36-pin WLCSP under Flexible Logic Archi-<br>tecture.<br>— Changed form factor to 2.078 mm x 2.078 mm.<br>— Updated Table 1-1, iCE40 Ultra Family Selection Guide. Removed<br>20-Ball WLCSP.                                                                                                                                            |
|              |         |                                     | Updated Introduction section.<br>Changed form factor to 2.078 mm x 2.078 mm.                                                                                                                                                                                                                                                                                                                  |
|              |         | Architecture                        | Updated sysCLOCK Phase Locked Loops (PLLs) section. Removed note in heading regarding sysCLOCK PLL support.                                                                                                                                                                                                                                                                                   |
|              |         | DC and Switching<br>Characteristics | Updated Recommended Operating Conditions section. Removed foot-<br>note on sysCLOCK PLL support.                                                                                                                                                                                                                                                                                              |
|              |         |                                     | Updated Power-up Sequence section. Removed information on 20-pin WLCSP.                                                                                                                                                                                                                                                                                                                       |
|              |         | Pinout Information                  | Updated Signal Descriptions section. Removed references 20-pin WLCSP.                                                                                                                                                                                                                                                                                                                         |
|              |         |                                     | Updated Pin Information Summary section. Removed references to UWG20 values.                                                                                                                                                                                                                                                                                                                  |
|              |         | Ordering Information                | Updated iCE5LP Part Number Description section. Removed 20-ball WLCSP.                                                                                                                                                                                                                                                                                                                        |
|              |         |                                     | Updated Ordering Part Numbers section. Removed UWG20 part numbers.                                                                                                                                                                                                                                                                                                                            |
|              |         | Further Information                 | Added technical note references.                                                                                                                                                                                                                                                                                                                                                              |





| Date        | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                |
|-------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.4     | All                                 | Removed Preliminary document status.                                                                                                                                                                                                                                                                                                                          |
|             |         | Introduction                        | Updated General Description section. Added information on high current driver.                                                                                                                                                                                                                                                                                |
|             |         |                                     | <ul> <li>Updated Features section.</li> <li>Changed standby current typical to as low as 71 μA.</li> <li>Changed feature to Embedded Memory.</li> <li>Updated Table 1-1, iCE40 Ultra Family Selection Guide. Added NVCM and Embedded PWM IP rows. Added (MULT16 with 32-bit Accumulator) to DSP Block. Added Total I/O (Dedicated I/O) Count data.</li> </ul> |
|             |         |                                     | General update to Introduction section.                                                                                                                                                                                                                                                                                                                       |
|             |         | Architecture                        | Updated Architecture Overview section.<br>— Revised and added information on sysIO banks.<br>— Updated reference for embedded PWM IP.                                                                                                                                                                                                                         |
|             |         |                                     | Updated iCE40 Ultra Programming and Configuration section.<br>— Changed SPI1 to SPI.<br>— Changed VCCIO_1 to SPI_V <sub>CCIO1</sub> .                                                                                                                                                                                                                         |
|             |         | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section.<br>Changed PLL Supply Voltage VCCPLL value.                                                                                                                                                                                                                                                                         |
|             |         |                                     | Updated Recommended Operating Conditions section.<br>Added footnote to VCCPLL.                                                                                                                                                                                                                                                                                |
|             |         |                                     | Updated Power-up Sequence section. General update.                                                                                                                                                                                                                                                                                                            |
|             |         |                                     | Updated Power-On-Reset Voltage Levels section.<br>Changed the V <sub>PORUP</sub> V <sub>CC</sub> Max.value.                                                                                                                                                                                                                                                   |
|             |         |                                     | Updated DC Electrical Characteristics section. Added $C_3$ and $C_4$ information.                                                                                                                                                                                                                                                                             |
|             |         |                                     | Updated Supply Current section.<br>— Completed Typ. VCC =1.2 V4 data.<br>— Changed symbols to I <sub>SPI_VCCIO1STDBY</sub> and I <sub>SPI_VCCIO1PEAK</sub> .<br>— Added information to footnote 3.                                                                                                                                                            |
|             |         |                                     | Updated Internal Oscillators (HFOSC, LFOSC) section. General update.                                                                                                                                                                                                                                                                                          |
|             |         |                                     | Updated iCE40 Ultra External Switching Characteristics section. Added Max. value for $t_{COPLL}$ . Added Min. values for $t_{SUPLL}$ and $t_{HPLL}$ .                                                                                                                                                                                                         |
|             |         |                                     | Updated sysCLOCK PLL Timing section.<br>Added Max. value for t <sub>OPJIT</sub> .                                                                                                                                                                                                                                                                             |
|             |         |                                     | Updated sysCONFIG Port Timing Specifications section.<br>— Added T <sub>SU</sub> and T <sub>HD</sub> information.<br>— Added footnote 3 to Master SPI.                                                                                                                                                                                                        |
|             |         |                                     | Updated High Current LED and IR LED Drive section.<br>Updated Min. value.                                                                                                                                                                                                                                                                                     |
| July 2014   | 1.3     | All                                 | Changed document status from Advance to Preliminary.                                                                                                                                                                                                                                                                                                          |
|             |         | Introduction                        | Updated Features section. Adjusted Ultra-low Power Devices standby current.                                                                                                                                                                                                                                                                                   |
|             |         | DC and Switching<br>Characteristics | Updated AC/DC specifications numbers.                                                                                                                                                                                                                                                                                                                         |