Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 256 | | Number of Logic Elements/Cells | 2048 | | Total RAM Bits | 81920 | | Number of I/O | 12 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 20-UFBGA, WLCSP | | Supplier Device Package | 20-WLCSP (1.71x2.06) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice5lp2k-uwg20itr1k | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. iCE40 Ultra Family Selection Guide | Part Number | iCE5LP1K | iCE5LP2K | iCE5LP4K | |----------------------------------------------|----------|----------------------|----------| | Logic Cells (LUT + Flip-Flop) | 1100 | 2048 | 3520 | | EBR Memory Blocks | 16 | 20 | 20 | | EBR Memory Bits | 64 k | 80 k | 80 k | | PLL Block | 1 | 1 | 1 | | NVCM | Yes | Yes | Yes | | DSP Blocks (MULT16 with 32-bit Accumulator) | 2 | 4 | 4 | | Hardened I2C, SPI | 1,1 | 2,2 | 2,2 | | HF Oscillator (48 MHz) | 1 | 1 | 1 | | LF Oscillator (10 kHz) | 1 | 1 | 1 | | 24 mA LED Sink | 3 | 3 | 3 | | 500 mA LED Sink | 1 | 1 | 1 | | Embedded PWM IP | Yes | Yes | No | | Packages, ball pitch, dimension | | Total User I/O Count | • | | 36-ball WLCSP, 0.35 mm, 2.078 mm x 2.078 mm | 26 | 26 | 26 | | 36-ball ucfBGA, 0.40 mm, 2.5 mm x 2.5 mm | 26 | 26 | 26 | | 48-ball QFN Package, 0.5 mm, 7.0 mm x 7.0 mm | 39 | 39 | 39 | ## Introduction The iCE40 Ultra family of ultra-low power FPGAs has three devices with densities ranging from 1100 to 3520 Look-Up Tables (LUTs) fabricated in a 40 nm Low Power CMOS process. In addition to LUT-based, low-cost programmable logic, these devices also feature Embedded Block RAM (EBR), on-chip Oscillators (LFOSC, HFOSC), two hardened I<sup>2</sup>C Controllers, two hardened SPI Controllers, three 24 mA RGB LED open-drain drivers, a 500 mA IR LED open-drain drivers, and DSP blocks. These features allow the devices to be used in low-cost, high-volume consumer and mobile applications. The iCE40 Ultra FPGAs are available in very small form factor packages, as small as 2.078 mm x 2.078 mm. The small form factor allows the device to easily fit into a lot of mobile applications, where space can be limited. Table 1-1 shows the LUT densities, package and I/O pin count. The iCE40 Ultra devices offer I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis. The iCE40 Ultra devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 Ultra family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 Ultra. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 Ultra device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides in the iCE40 Ultra 1K and 2K device the embedded RGB PWM IP at no extra cost of LUT available to the user, to perform controlling the RGB LED function. This embedded IP allow users to control color, LED ON/OFF time, and breathe rate of the LED. For more information, please refer to Usage Guide in Lattice Design Software. Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 Ultra FPGA family. Lattice also can provide fully verified bitstream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, please contact your local Lattice representative. ## iCE40 Ultra Family Data Sheet Architecture June 2016 Data Sheet DS1048 ## **Architecture Overview** The iCE40 Ultra family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, and blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1shows the block diagram of the iCE5LP-4K device. Figure 2-1. iCE5LP-4K Device, Top View The Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the iCE40 Ultra family, there are three sysIO banks, one on top and two at the bottom. User can connect some $V_{\text{CCIOS}}$ together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document on Power Up Sequence. The sysMEM EBRs are large 4 kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs. Every device in the family has two user SPI ports, one of these (right side) SPI port also supports programming and configuration of the device. The iCE40 Ultra also includes two user I<sup>2</sup>C ports, two Oscillators, and high current RGB and IR LED sinks. © 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### **PLB Blocks** The core of the iCE40 Ultra device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 2-2. Each LC contains one LUT and one register. Figure 2-2. PLB Block Diagram #### **Logic Cells** Each Logic Cell includes three primary logic elements shown in Figure 2-2. - A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUTs to create wider logic functions. - A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration. - Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions. Table 2-1. Logic Cell Signal Descriptions | Function | Туре | Signal Names | Description | |----------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------| | Input | Data signal | 10, 11, 12, 13 | Inputs to LUT | | Input | Control signal | Enable | Clock enable shared by all LCs in the PLB | | Input | Control signal | Set/Reset <sup>1</sup> | Asynchronous or synchronous local set/reset shared by all LCs in the PLB. | | Input | Control signal | Clock | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB | | Input | Inter-PLB signal | FCIN | Fast carry in | | Output | Data signals | 0 | LUT or registered output | | Output | Inter-PFU signal | FCOUT | Fast carry out | <sup>1.</sup> If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration. ## Table 2-3. PLL Signal Descriptions | Signal Name | Direction | Description | |-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFERENCECLK | Input | Input reference clock | | BYPASS | Input | The BYPASS control selects which clock signal connects to the PLL-OUT output. 0 = PLL generated signal 1 = REFERENCECLK | | EXTFEEDBACK | Input | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL. | | DYNAMICDELAY[7:0] | Input | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC. | | LATCHINPUTVALUE | Input | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable. | | PLLOUTGLOBAL | Output | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5. | | PLLOUTCORE | Output | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. | | LOCK | Output | When High, indicates that the PLL output is phase aligned or locked to the input reference clock. | | RESET | Input | Active low reset. | | SCLK | Input | Input, Serial Clock used for re-programming PLL settings. | | SDI | Input | Input, Serial Data used for re-programming PLL settings. | ## sysMEM Embedded Block RAM Memory Larger iCE40 Ultra device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO. #### sysMEM Memory Block The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4. #### RAM Initialization and ROM Operation If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks. #### **RAM4k Block** Figure 2-4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. Figure 2-4. sysMEM Memory Primitives Table 2-5. EBR Signal Descriptions | Signal Name | Direction | Description | |-------------|-----------|--------------------------------------------------------------------------------------------| | WDATA[15:0] | Input | Write Data input. | | MASK[15:0] | Input | Masks write operations for individual data bit-lines. 0 = write bit 1 = do not write bit | | WADDR[7:0] | Input | Write Address input. Selects one of 256 possible RAM locations. | | WE | Input | Write Enable input. | | WCLKE | Input | Write Clock Enable input. | | WCLK | Input | Write Clock input. Default rising-edge, but with falling-edge option. | | RDATA[15:0] | Output | Read Data output. | | RADDR[7:0] | Input | Read Address input. Selects one of 256 possible RAM locations. | | RE | Input | Read Enable input. | | RCLKE | Input | Read Clock Enable input. | | RCLK | Input | Read Clock input. Default rising-edge, but with falling-edge option. | For further information on the sysMEM EBR block, please refer to TN1250, Memory Usage Guide for iCE40 Devices. ## Figure 2-6. sysDSP 8-bit x 8-bit Multiplier Figure 2-7 shows the path for an 16-bit x 16-bit Multiplier using the upper half of sysDSP block. Figure 2-7. DSP 16-bit x 16-bit Multiplier ## sysIO Buffer Banks iCE40 Ultra devices have up to three I/O banks with independent $V_{CCIO}$ rails. The configuration SPI interface signals are powered by SPI\_ $V_{CCIO1}$ . Please refer to the Pin Information Summary table. #### Programmable I/O (PIO) The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysIO buffers and pads. The PIOs are placed on the top and bottom of the devices. Figure 2-8. I/O Bank and Programmable I/O Cell The PIO contains three blocks: an input register block, output register block iCEGate<sup>™</sup> and tri-state register block. To save power, the optional iCEGate<sup>™</sup> latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic. #### Input Register Block The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core. #### **Output Register Block** The output register block can optionally register signals from the core of the device before they are passed to the syslO buffers. Figure 2-9 shows the input/output register block for the PIOs. There is one output on each device that can sink up to 500 mA current. This output is open-drain, and provides sinking current to drive an external IR LED connecting to the positive supply. This IR drive current is user programmable from 50 mA to 500 mA in increments of 50 mA. This output functions as General Purpose I/O with open-drain when the high current LED drive is not needed. #### **Embedded PWM IP** To provide an easier usage of the RGB high current drivers to drive RGB LED, a Pulse-Width Modulator IP can be embedded into the user design. This PWM IP provides the flexibility for user to dynamically change the settings on the ON-time duration, OFF-time duration, and ability to turn the LED lights on and off gradually with user set breath-on and breath-off time. For additional information on the embedded PWM IP, please refer to TN1288, iCE40 LED Driver Usage Guide. ## **Non-Volatile Configuration Memory** All iCE40 Ultra devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device. For more information on the NVCM, please refer to TN1248, iCE40 Programming and Configuration. ## iCE40 Ultra Programming and Configuration This section describes the programming and configuration of the iCE40 Ultra family. ## **Device Programming** The NVCM memory can be programmed through the SPI port. The SPI port is located in Bank 1, using $SPI_{CCIO1}$ power supply. ## **Device Configuration** There are various ways to configure the Configuration RAM (CRAM), using SPI port, including: - From a SPI Flash (Master SPI mode) - System microprocessor to drive a Serial Slave SPI port (SSPI mode) For more details on configuring the iCE40 Ultra, please see TN1248, iCE40 Programming and Configuration. #### **Power Saving Options** The iCE40 Ultra devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 2-10 describes the function of these features. Table 2-10. iCE40 Ultra Power Saving Features Description | Device Subsystem | Feature Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IPLI | When LATCHINPUTVALUE is enabled, puts the PLL into low-power mode; PLL output held static at last input clock value. | | iCEGate | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clock-enable control. | # iCE40 Ultra Family Data Sheet DC and Switching Characteristics June 2016 Data Sheet DS1048 ## **Absolute Maximum Ratings**<sup>1, 2, 3</sup> | Supply Voltage V <sub>CC</sub> | V | |-------------------------------------------------------|---| | Output Supply Voltage V <sub>CCIO</sub> | V | | NVCM Supply Voltage V <sub>PP_2V5</sub> | ٧ | | PLL Supply Voltage V <sub>CCPLL</sub> 0.5 V to 1.42 \ | V | | I/O Tri-state Voltage Applied0.5 V to 3.60 \ | V | | Dedicated Input Voltage Applied | V | | Storage Temperature (Ambient)—65 °C to 150 °C | С | | Junction Temperature (T <sub>J</sub> ) | С | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Parame | Min. | Max. | Units | | |--------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------|--------|-------|----| | V <sub>CC</sub> <sup>1</sup> | Core Supply | Core Supply Voltage | | | | | | | Slave SPI Configuration | 1.71 4 | 3.46 | V | | N/ | VPP_2V5 NVCM Programming and Operating Supply Voltage | Master SPI Configuration | 2.30 | 3.46 | V | | V <sub>PP_2V5</sub> | | Configuration from NVCM | 2.30 | 3.46 | V | | | | NVCM Programming | 2.30 | 3.00 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage V <sub>CCIO_0</sub> , SPI_V <sub>CCIO_1</sub> , V <sub>CCIO_2</sub> | | 1.71 | 3.46 | V | | V <sub>CCPLL</sub> | PLL Supply ' | 1.14 | 1.26 | V | | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | | | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | | | 100 | °C | | t <sub>PROG</sub> | Junction Temperature N | VCM Programming | 10.00 | 30.00 | °C | Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. Please refer to Power-Up Supply Sequencing section. V<sub>CC</sub> and V<sub>CCPLL</sub> are recommended to tie to same supply with an RC-based noise filter between them. Please refer to TN1252, iCE40 Hardware Checklist. ## Power Supply Ramp Rates<sup>1, 2</sup> | Symbol | Parameter | Min. | Max. | Units | |-------------------|-------------------------------------------------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.6 | 10 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. V<sub>PP\_2V5</sub> can, optionally, be connected to a 1.8 V (+/-5%) power supply in Slave SPI Configuration mode subject to the condition that none of the HFOSC/LFOSC and RGB LED / IR LED driver features are used. Otherwise, V<sub>PP\_2V5</sub> must be connected to a power supply with a minimum 2.30 V level. <sup>2.</sup> Power up sequence must be followed. Please refer to Power-Up Supply Sequencing section. # Internal Oscillators (HFOSC, LFOSC)<sup>1</sup> | Pa | rameter | Parameter Description | Spec/Recommer | | ended | Units | |----------------------|-----------------|--------------------------------------------------------|---------------|-----|-------|--------| | Symbol | Conditions | | Min | Тур | Max | | | f . | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C-85 °C) | -10% | 48 | 10% | MHz | | f <sub>CLKHF</sub> | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -40 °C-100 °C) | -20% | 48 | 20% | MHz | | f <sub>CLKLF</sub> | | LFOSC CLKK clock frequency | -10% | 10 | 10% | kHz | | DCH. | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C-85 °C) | 45 | 50 | 55 | % | | DCH <sub>CLKHF</sub> | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -45 °C-100 °C) | 40 | 50 | 60 | % | | DCH <sub>CLKLF</sub> | | LFOSC Duty Cycle (Clock High Period) | 45 | 50 | 55 | % | | Tsync_on | | Oscillator output synchronizer delay | _ | _ | 5 | Cycles | | Tsync_off | | Oscillator output disable delay | _ | — | 5 | Cycles | <sup>1.</sup> Glitchless enabling and disabling OSC clock outputs. ## sysIO Recommended Operating Conditions | | V <sub>CCIO</sub> (V) | | | | | | | |------------|-----------------------|------|------|--|--|--|--| | Standard | Min. | Тур. | Max. | | | | | | LVCMOS 3.3 | 3.14 | 3.3 | 3.46 | | | | | | LVCMOS 2.5 | 2.37 | 2.5 | 2.62 | | | | | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | | | | | ## sysIO Single-Ended DC Electrical Characteristics | Input/ | $V_{IL}$ | | V <sub>IH</sub> | | V <sub>OL</sub> Max. | \/ B#: | | | |--------------------|----------|-----------------------|-----------------------------|--------------------------|----------------------|-----------------------------|------------------------------|------------------------------| | Output<br>Standard | Min. (V) | Max. (V) | Min. (V) | Min. (V) Max. (V) | | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA) | I <sub>OH</sub> Max.<br>(mA) | | LVCMOS 3.3 | -0.3 | 0.8 | 2.0 | V <sub>CCIO</sub> + 0.2V | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LV OIVIOU 3.3 | 0.5 | 0.0 | 2.0 V <sub>CCIO</sub> + 0. | ACCIO + 0.5A | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS 2.5 | -0.3 | 0.7 | 1 7 | V + 0.2V | 0.4 | V <sub>CCIO</sub> - 0.4 | 6 | -6 | | LV CIVIOS 2.5 | -0.3 | 0.7 | 1.7 V <sub>CCIO</sub> + 0.2 | VCCIO + 0.2 V | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | V + 0.2V | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | <b>-</b> 4 | | LV CIVICO 1.0 | 0.5 | 0.55 A CCIO | 0.00 A CCIO | $V_{CCIO} + 0.2V$ | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | ## **Differential Comparator Electrical Characteristics** | Parameter<br>Symbol | Parameter Description | Test<br>Conditions | Min. | Max. | Units | |-----------------------|----------------------------------------------------------------|---------------------------|------|---------------------------|-------| | V <sub>REF</sub> | Reference Voltage to compare, on V <sub>INM</sub> | V <sub>CCIO</sub> = 2.5 V | 0.25 | V <sub>CCIO</sub> -0.25 V | V | | V <sub>DIFFIN_H</sub> | Differential input HIGH (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | 250 | _ | mV | | V <sub>DIFFIN_L</sub> | Differential input LOW (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | _ | -250 | mV | | I <sub>IN</sub> | Input Current, V <sub>INP</sub> and V <sub>INM</sub> | V <sub>CCIO</sub> = 2.5 V | -10 | 10 | μΑ | ## iCE40 Ultra Family Timing Adders ## Over Recommended Commercial Operating Conditions<sup>1, 2, 3</sup> | Buffer Type | Buffer Type Description | | Units | |------------------|-----------------------------------|-------|-------| | Input Adjusters | · | | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 0.18 | ns | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0 | ns | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 0.19 | ns | | Output Adjusters | · | | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | -0.12 | ns | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0 | ns | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 1.32 | ns | <sup>1.</sup> Timing adders are relative to LVCMOS25 and characterized but not tested on every device. ## iCE40 Ultra External Switching Characteristics ## **Over Recommended Commercial Operating Conditions** | Parameter | Description | Device | Min | Max | Units | |------------------------|----------------------------------------------------------|-------------|----------|-----|-------| | Clocks | | | | I | 1 | | Global Clocks | | | | | | | f <sub>MAX_GBUF</sub> | Frequency for Global Buffer Clock network | All devices | _ | 185 | MHz | | t <sub>W_GBUF</sub> | Clock Pulse Width for Global Buffer | All devices | 2 | _ | ns | | t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device | All devices | _ | 500 | ps | | Pin-LUT-Pin Prop | agation Delay | | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT logic | All devices | _ | 9.0 | ns | | General I/O Pin P | arameters (Using Global Buffer Clock without F | PLL)1 | <b>"</b> | • | | | t <sub>SKEW_IO</sub> | Data bus skew across a bank of IOs | All devices | _ | 410 | ps | | t <sub>CO</sub> | Clock to Output – PIO Output Register | All devices | _ | 9.0 | ns | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | All devices | -0.5 | _ | ns | | t <sub>H</sub> | Clock to Data Hold – PIO Input Register | All devices | 5.55 | _ | ns | | General I/O Pin P | arameters (Using Global Buffer Clock with PLL) | ) | | | | | t <sub>COPLL</sub> | Clock to Output – PIO Output Register | All Devices | _ | 2.9 | ns | | t <sub>SUPLL</sub> | Clock to Data Setup – PIO Input Register All Devices 5.9 | | | _ | ns | | t <sub>HPLL</sub> | Clock to Data Hold – PIO Input Register | All Devices | -0.6 | _ | ns | <sup>1.</sup> All the data is from the worst case condition. <sup>2.</sup> LVCMOS timing measured with the load specified in Switching Test Condition table. <sup>3.</sup> Commercial timing numbers are shown. ## sysCLOCK PLL Timing #### **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | | |-----------------------------------|---------------------------------------------------|-----------------------------|------|-------|---------------|--| | f <sub>IN</sub> | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) | | 10 | 133 | MHz | | | f <sub>OUT</sub> | Output Clock Frequency (PLLOUT) | | 16 | 275 | MHz | | | $f_{VCO}$ | PLL VCO Frequency | | 533 | 1066 | MHz | | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 10 | 133 | MHz | | | AC Characterist | tics | | • | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | | 40 | 60 | % | | | t <sub>PH</sub> | Output Phase Accuracy | | _ | +/-12 | deg | | | | Output Clock Paried litter | f <sub>OUT</sub> >= 100 MHz | _ | 450 | ps p-p | | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.05 | UIPP | | | 1.5.6 | Output Clask Cyale to avala litter | f <sub>OUT</sub> >= 100 MHz | _ | 750 | ps p-p | | | t <sub>OPJIT</sub> 1, 5, 6 | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.10 | UIPP | | | | Output Clock Phase Jitter | f <sub>PFD</sub> >= 25 MHz | _ | 275 | ps p-p | | | | Output Clock Friase Sitter | f <sub>PFD</sub> < 25 MHz | _ | 0.05 | UIPP | | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% | 1.33 | _ | ns | | | t <sub>LOCK</sub> <sup>2, 3</sup> | PLL Lock-in Time | | _ | 50 | μs | | | t <sub>UNLOCK</sub> | PLL Unlock Time | | _ | 50 | ns | | | <b>+</b> 4 | Input Clock Period Jitter | f <sub>PFD</sub> ≥ 20 MHz | _ | 1000 | ps p-p | | | t <sub>IPJIT</sub> <sup>4</sup> | Input Clock Feriod Sitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | | t <sub>STABLE</sub> <sup>3</sup> | LATCHINPUTVALUE LOW to PLL Stable | | _ | 500 | ns | | | t <sub>STABLE_PW</sub> 3 | LATCHINPUTVALUE Pulse Width | | 100 | _ | ns | | | t <sub>RST</sub> | RESET Pulse Width | | 10 | _ | ns | | | t <sub>RSTREC</sub> | RESET Recovery Time | | 10 | _ | μs | | | t <sub>DYNAMIC_WD</sub> | DYNAMICDELAY Pulse Width | | 100 | _ | VCO<br>Cycles | | <sup>1.</sup> Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. ## sysDSP Timing #### **Over Recommended Operating Conditions** | Parameter | Description | Min. | Max. | Units | |----------------------------|------------------------------------------------------------|------|------|-------| | f <sub>MAX8x8SMULT</sub> | Max frequency signed MULT8x8 bypassing pipeline register | 50 | _ | MHz | | f <sub>MAX16x16SMULT</sub> | Max frequency signed MULT16x16 bypassing pipeline register | 50 | _ | MHz | <sup>2.</sup> Output clock is valid after $t_{\mbox{\scriptsize LOCK}}$ for PLL reset and dynamic delay adjustment. <sup>3.</sup> At minimum $f_{PFD}$ . As the $f_{PFD}$ increases the time will decrease to approximately 60% the value listed. <sup>4.</sup> Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table. <sup>5.</sup> The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. # iCE40 Ultra Family Data Sheet Pinout Information June 2016 Data Sheet DS1048 # **Signal Descriptions** | Signal Name | | Function | I/O | Description | |---------------------|----------------|------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supplie | s | 1 | | | | V <sub>CC</sub> | | Power | _ | Core Power Supply | | | CCIO1, VCCIO_2 | Power | _ | Power for I/Os in Bank 0, 1 and 2. | | V <sub>PP_2V5</sub> | | Power | _ | Power for NVCM programming and operations. | | V <sub>CCPLL</sub> | | Power | _ | Power for PLL | | GND | | GROUND | _ | Ground | | GND_LED | | GROUND | _ | Ground for LED drivers. Should connect to GND on board. | | Configuration | | <u>. </u> | | | | CRESETB | | Configuration | I | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10 kOhm pull-up to V <sub>CCIO_1</sub> . | | CDONE | | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to ${\rm SPI\_V_{CCIO1}}$ . | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | Config SPI | | <u>. </u> | | | | Primary | Secondary | | | | | CRESETB | _ | Configuration | I | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10 kOhm pull-up to SPI_V <sub>CCIO1</sub> . | | PIOB_xx | CDONE | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to SPI_V <sub>CCIO1</sub> . | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | Config SPI | | · | | | | Primary | Secondary | | | | | PIOB_34a | SPI_SCK | Configuration | I/O | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the clock to external SPI memory. In Slave SPI mode, this pin inputs the clock from external processor. | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function | | PIOB_32a | SPI_SDO | Configuration | Output | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the command data to external SPI memory. In Slave SPI mode, this pin connects to the MISO pin of the external processor. | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | # **Pin Information Summary** | Din Type | | | iCE5LP1K | | iCE5LP2K | | | iCE5LP4K | | | |-----------------------|--------|------|----------|-------------------|----------|-------|-------------------|----------|-------|-------------------| | Pin Type | | CM36 | SWG36 | SG48 <sup>1</sup> | CM36 | SWG36 | SG48 <sup>1</sup> | CM36 | SWG36 | SG48 <sup>1</sup> | | General Purpose I/O | Bank 0 | 12 | 5 | 17 | 12 | 5 | 17 | 12 | 5 | 17 | | Per Bank | Bank 1 | 4 | 15 | 14 | 4 | 15 | 14 | 4 | 15 | 14 | | | Bank 2 | 10 | 6 | 8 | 10 | 6 | 8 | 10 | 6 | 8 | | Total General Purpose | e I/Os | 26 | 26 | 39 | 26 | 26 | 39 | 26 | 26 | 39 | | V <sub>CC</sub> | | 1 | 1 | 2 | 1 | 1 | 2 | 1 | 1 | 2 | | V <sub>CCIO</sub> | Bank 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bank 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bank 2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | V <sub>CCPLL</sub> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | V <sub>PP_2V5</sub> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Dedicated Config Pins | | 1 | 1 | 2 | 1 | 1 | 2 | 1 | 1 | 2 | | GND | | 2 | 2 | 0 | 2 | 2 | 0 | 2 | 2 | 0 | | GND_LED | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | Total Balls | | 36 | 36 | 48 | 36 | 36 | 48 | 36 | 36 | 48 | <sup>48-</sup>pin QFN package (SG48) requires the package paddle to be connected to GND. # iCE40 Ultra Family Data Sheet Ordering Information June 2016 Data Sheet DS1048 ## **iCE5LP Part Number Description** ## **Tape and Reel Quantity** | Package | TR Quantity | |---------|-------------| | CM36 | 4,000 | | SWG36 | 5,000 | | SG48 | 2,000 | # iCE40 Ultra Family Data Sheet Supplemental Information October 2014 Data Sheet DS1048 ## For Further Information A variety of technical notes for the iCE40 Ultra family are available on the Lattice web site. - TN1248, iCE40 Programming and Configuration - TN1274, iCE40 SPI/I2C Hardened IP Usage Guide - TN1276, Advanced iCE40 SPI/I2C Hardened IP Usage Guide - TN1250, Memory Usage Guide for iCE40 Devices - TN1251, iCE40 sysCLOCK PLL Design and Usage Guide - TN1252, iCE40 Hardware Checklist - TN1288, iCE40 LED Driver Usage Guide - TN1295, DSP Function Usage Guide for iCE40 Devices - TN1296, iCE40 Oscillator Usage Guide - iCE40 Ultra Pinout Files - iCE40 Ultra Pin Migration Files - Thermal Management document - Lattice design tools - Schematic Symbols | Date | Version | Section | Change Summary | |-----------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Updated Supply Current section. — Corrected I <sub>PP2V5STDBY</sub> parameter. — Added Typ. VCC = 1.2 V values for I <sub>CCPEAK</sub> , I <sub>PP_2V5PEAK</sub> , | | | | | I <sub>SPI_VCCIO1PEAK</sub> , and I <sub>CCIOPEAK</sub> . — Added footnote 5. — Corrected S <sub>PI_VCCIO1</sub> character format. | | | | | Updated User SPI Specifications section. Removed parameters and added footnotes. | | | | | Updated Internal Oscillators (HFOSC, LFOSC) section. Added Commercial and Industrial Temp values for DCH <sub>CLKHF</sub> | | | | | Updated sysIO Single-Ended DC Electrical Characteristics section. Removed footnote. | | | | | Updated Register-to-Register Performance section. Modified footnotes. | | | | | Updated iCE40 Ultra External Switching Characteristics section. Modified footnote. | | | | | Updated sysCLOCK PLL Timing section. Reversed t <sub>OPJIT</sub> conditions. | | | | | Updated sysCONFIG Port Timing Specifications section. — Modified t <sub>CR_SCK</sub> Min. value. — Added footnote 4 to t <sub>SU</sub> parameter. — Modified t <sub>SU</sub> Min. value. — Modified t <sub>HD</sub> parameter. | | | | | Updated section heading to RGB LED and IR LED Drive. Modified ILED_ACCURACY and IIR_ACCURACY parameters, Min. and Max. values. | | | | Pinout Information | Updated Signal Descriptions section. Changed V <sub>CCIO_1</sub> to SPI_V <sub>CCIO1</sub> in the CDONE, CRESETB and PIOB_xx descriptions. | | | | | Updated Pin Information Summary section. — Corrected symbol character format. — Corrected VCPP_2V5 to V <sub>PP_2V5</sub> . | | | 1.9 | Introduction | Updated Features section. Updated BGA package to ucfBGA. | | | | DC and Switching<br>Characteristics | Updated Differential Comparator Electrical Characteristics section. Corrected typo in $V_{\mbox{\scriptsize REF}}$ Max. value. | | | | Pinout Information | Updated Signal Descriptions section. — Changed PIOB_12a to PIOB_xx — Changed SPI_CSN to SPI_SS_B and revised description when in Slave SPI mode. — Corrected minor typo errors. | | | | | Updated Pin Information Summary section. Added footnote to SG48. | | | | Ordering Information | Updated iCE5LP Part Number Description section. Updated BGA package to ucfBGA. | | | | | Updated Ordering Part Numbers section. Updated BGA package to ucf-BGA. | | June 2015 | 1.8 | DC and Switching<br>Characteristics | Updated Internal Oscillators (HFOSC, LFOSC) section. Removed decimals. | | | | Ordering Information | Updated iCE5LP Part Number Description section. — Added TR items. — Corrected formatting errors. | | | | | Updated Ordering Part Numbers section. Updated CM36 and SG48 packages. | | Date | Version | Section | Change Summary | |--------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | April 2015 | 1.7 | Architecture | Updated sysDSP section. Revised the following figures: — Figure 2-5, sysDSP Functional Block Diagram (16-bit x 16-bit Multiply-Accumulate) — Figure 2-6, sysDSP 8-bit x 8-bit Multiplier — Figure 2-7, DSP 16-bit x 16-bit Multiplier | | | | Ordering Information | Updated iCE5LP Part Number Description section. Added TR items. | | | | | Updated Ordering Part Numbers section. Added CM36, SW36 and SG48 part numbers. | | March 2015 | 1.6 | Introduction | Updated Features section. — Added BGA and QFN packages in Flexible Logic Architecture. — Added USB 3.1 Type C Cable Detect / Power Delivery Applications in Applications. — Updated Table 1-1, iCE40 Ultra Family Selection Guide. Added 36-ball ucfBGA and 48-ball QFN packages. Changed subheading to Total User I/O Count. Changed RBW IP to PWM IP. Deleted footnotes. | | | | DC and Switching<br>Characteristics | Updated Power-up Sequence section. Indicated all devices in second paragraph. | | | | | Updated sysIO Single-Ended DC Electrical Characteristics section. Changed LVCMOS 3.3 and LVCMOS 2. 5 V <sub>OH</sub> Min. (V) from 0.5 to 0.4. | | | | | Replaced the Differential Comparator Electrical Characteristics table. | | | | Pinout Information | Updated Pin Information Summary section. — Added CM36 and SG48 values. — Changed CRESET_B to Dedicated Config Pins. | | | | Ordering Information | Updated iCE5LP Part Number Description section. — Added CM36 and SG48 package. — Added TR items. | | | | | Updated Ordering Part Numbers section. Added CM36, SW36 and SG48 part numbers. | | October 2014 | 1.5 | Introduction | Updated Features section. — Removed 26 I/O pins for 36-pin WLCSP under Flexible Logic Architecture. — Changed form factor to 2.078 mm x 2.078 mm. — Updated Table 1-1, iCE40 Ultra Family Selection Guide. Removed 20-Ball WLCSP. | | | | | Updated Introduction section.<br>Changed form factor to 2.078 mm x 2.078 mm. | | | | Architecture | Updated sysCLOCK Phase Locked Loops (PLLs) section. Removed note in heading regarding sysCLOCK PLL support. | | | | DC and Switching<br>Characteristics | Updated Recommended Operating Conditions section. Removed footnote on sysCLOCK PLL support. | | | | | Updated Power-up Sequence section. Removed information on 20-pin WLCSP. | | | | Pinout Information | Updated Signal Descriptions section. Removed references 20-pin WLCSP. | | | | | Updated Pin Information Summary section. Removed references to UWG20 values. | | | | Ordering Information | Updated iCE5LP Part Number Description section. Removed 20-ball WLCSP. | | | | | Updated Ordering Part Numbers section. Removed UWG20 part numbers. | | | | Further Information | Added technical note references. | | | | 0 11 | 010 | |------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | Version | Section | Change Summary | | June 2014 | 1.2 | All | Product name changed to iCE40 Ultra. | | | | Introduction | Updated Table 1-1, iCE40 Ultra Family Selection Guide. Removed 30-ball WLCSP. | | | | DC and Switching<br>Characteristics | Updated values in the following sections: — Supply Current — Internal Oscillators (HFOSC, LFOSC) — Power Supply Ramp Rates — Power-On-Reset Voltage Levels — SPI Master or NVCM Configuration Time | | | | | Indicated TBD for values to be determined. | | | | Pinout Information | Updated Signal Descriptions section. Removed 30-pin WLCSP. | | | | | Updated Pin Information Summary section. Removed SWG30 values. | | | | Ordering Information | Updated iCE5LP Part Number Description section. Removed 30-ball WLCSP. | | | | | Updated Ordering Part Numbers section. Removed SWG30 and UWG30 part numbers. | | May 2014 | 01.1 | Introduction | Updated General Description, Features, and Introduction sections. Removed hardened RGB PWM IP information. | | | | Architecture | Updated Architecture Overview section. Removed the RGB IP block in Figure 2-1, iCE5LP-4K Device, Top View, Figure 2-8, I/O Bank and Programmable I/O, and in the text content. | | | | | Updated High Current Drive I/O Pins section. Removed hardened RGB PWM IP information. | | | | | Updated Power On Reset section. Removed content on Vccio_2 power down option. | | | | | Replaced RGB PWM Block section with Embedded PWM IP section. | | | | DC and Switching<br>Characteristics | Removed RGB PWM Block Timing section. | | April 2014 | 01.0 | All | Initial release. |