

Welcome to **E-XFL.COM** 

### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                               |
|--------------------------------|-------------------------------------------------------------------------------|
| Product Status                 | Active                                                                        |
| Number of LABs/CLBs            | 440                                                                           |
| Number of Logic Elements/Cells | 3520                                                                          |
| Total RAM Bits                 | 81920                                                                         |
| Number of I/O                  | 26                                                                            |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                            |
| Package / Case                 | 36-VFBGA                                                                      |
| Supplier Device Package        | 36-UCFBGA (2.5x2.5)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice5lp4k-cm36itr1k |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Table 1-1. iCE40 Ultra Family Selection Guide

| Part Number                                  | iCE5LP1K | iCE5LP2K             | iCE5LP4K |
|----------------------------------------------|----------|----------------------|----------|
| Logic Cells (LUT + Flip-Flop)                | 1100     | 2048                 | 3520     |
| EBR Memory Blocks                            | 16       | 20                   | 20       |
| EBR Memory Bits                              | 64 k     | 80 k                 | 80 k     |
| PLL Block                                    | 1        | 1                    | 1        |
| NVCM                                         | Yes      | Yes                  | Yes      |
| DSP Blocks (MULT16 with 32-bit Accumulator)  | 2        | 4                    | 4        |
| Hardened I2C, SPI                            | 1,1      | 2,2                  | 2,2      |
| HF Oscillator (48 MHz)                       | 1        | 1                    | 1        |
| LF Oscillator (10 kHz)                       | 1        | 1                    | 1        |
| 24 mA LED Sink                               | 3        | 3                    | 3        |
| 500 mA LED Sink                              | 1        | 1                    | 1        |
| Embedded PWM IP                              | Yes      | Yes                  | No       |
| Packages, ball pitch, dimension              |          | Total User I/O Count | •        |
| 36-ball WLCSP, 0.35 mm, 2.078 mm x 2.078 mm  | 26       | 26                   | 26       |
| 36-ball ucfBGA, 0.40 mm, 2.5 mm x 2.5 mm     | 26       | 26                   | 26       |
| 48-ball QFN Package, 0.5 mm, 7.0 mm x 7.0 mm | 39       | 39                   | 39       |

#### Introduction

The iCE40 Ultra family of ultra-low power FPGAs has three devices with densities ranging from 1100 to 3520 Look-Up Tables (LUTs) fabricated in a 40 nm Low Power CMOS process. In addition to LUT-based, low-cost programmable logic, these devices also feature Embedded Block RAM (EBR), on-chip Oscillators (LFOSC, HFOSC), two hardened I<sup>2</sup>C Controllers, two hardened SPI Controllers, three 24 mA RGB LED open-drain drivers, a 500 mA IR LED open-drain drivers, and DSP blocks. These features allow the devices to be used in low-cost, high-volume consumer and mobile applications.

The iCE40 Ultra FPGAs are available in very small form factor packages, as small as 2.078 mm x 2.078 mm. The small form factor allows the device to easily fit into a lot of mobile applications, where space can be limited. Table 1-1 shows the LUT densities, package and I/O pin count.

The iCE40 Ultra devices offer I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

The iCE40 Ultra devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 Ultra family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 Ultra. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 Ultra device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides in the iCE40 Ultra 1K and 2K device the embedded RGB PWM IP at no extra cost of LUT available to the user, to perform controlling the RGB LED function. This embedded IP allow users to control color, LED ON/OFF time, and breathe rate of the LED. For more information, please refer to Usage Guide in Lattice Design Software.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 Ultra FPGA family. Lattice also can provide fully verified bitstream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, please contact your local Lattice representative.



#### Routing

There are many resources provided in the iCE40 Ultra devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

#### **Clock/Control Distribution Network**

Each iCE40 Ultra device has six global inputs, two pins on the top bank and four pins on the bottom bank

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 2-2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC).

Table 2-2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

| Global Buffer | LUT Inputs      | Clock | Clock Enable | Reset |
|---------------|-----------------|-------|--------------|-------|
| GBUF0         |                 | ✓     | ✓            |       |
| GBUF1         |                 | ✓     |              | ✓     |
| GBUF2         |                 | ✓     | ✓            |       |
| GBUF3         | Yes, any 4 of 8 | ✓     |              | ✓     |
| GBUF4         | GBUF Inputs     | ✓     | ✓            |       |
| GBUF5         |                 | ✓     |              | ✓     |
| GBUF6         |                 | ✓     | ✓            |       |
| GBUF7         |                 | ✓     |              | ✓     |

The maximum frequency for the global buffers are shown in the iCE40 Ultra External Switching Characteristics tables later in this document.

#### **Global Hi-Z Control**

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 Ultra device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

#### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 Ultra device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.



#### sysDSP

The iCE40 Ultra family provides an efficient sysDSP architecture that is very suitable for low-cost Digital Signal Processing (DSP) functions for mobile applications. Typical functions used in these applications are Multiply, Accumulate, and Multiply-Accumulate. The block can also be used for simple Add and Subtract functions.

#### iCE40 Ultra sysDSP Architecture Features

The iCE40 Ultra sysDSP supports many functions that include the following:

- Single 16-bit x 16-bit Multiplier, or two independent 8-bit x 8-bit Multipliers
- Optional independent pipeline control on Input Register, Output Register, and Intermediate Reg faster clock performance
- Single 32-bit Accumulator, or two independent 16-bit Accumulators
- Single 32-bit, or two independent 16-bit Adder/Subtracter functions, registered or asynchronous
- · Cascadable to create wider Accumulator blocks

Figure 2-5 shows the block diagram of the sysDSP block. The block consists Multiplier section, with an bypassable Output register. The Input Register, Intermediate register between Multiplier and AC timing to achieve the highest performance.

Figure 2-5. sysDSP Functional Block Diagram (16-bit x 16-bit Multiply-Accumulate)





### Table 2-6. sysDSP Input/Output List

| Signal  | Primitive Port<br>Name | Width | Input /<br>Output | Function                                                                                                                                                                                                                             | Default     |
|---------|------------------------|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| CLK     | CLK                    | 1     | Input             | Clock Input. Applies to all clocked elements in the sysDSP block                                                                                                                                                                     |             |
| ENA     | CE                     | 1     | Input             | Clock Enable Input. Applies to all clocked elements in the sysDSP block.  0 = Not Enabled  1 = Enabled                                                                                                                               | 0: Enabled  |
| A[15:0] | A[15:0]                | 16    | Input             | Input to the A Register. Feeds the Multiplier or is a direct input to the Adder Accumulator                                                                                                                                          | 16'b0       |
| B[15:0] | B[15:0]                | 16    | Input             | Input to the B Register. Feeds the Multiplier or is a direct input to the Adder Accumulator                                                                                                                                          | 16'b0       |
| C[15:0] | C[15:0]                | 16    | Input             | Input to the C Register. It is a direct input to the Adder Accumulator                                                                                                                                                               | 16'b0       |
| D[15:0] | D[15:0]                | 16    | Input             | Input to the D Register. It is a direct input to the Adder Accumulator                                                                                                                                                               | 16'b0       |
| AHLD    | AHOLD                  | 1     | Input             | A Register Hold. 0 = Update 1 = Hold                                                                                                                                                                                                 | 0: Update   |
| BHLD    | BHOLD                  | 1     | Input             | B Register Hold. 0 = Update 1 = Hold                                                                                                                                                                                                 | 0: Update   |
| CHLD    | CHOLD                  | 1     | Input             | C Register Hold.<br>0 = Update<br>1 = Hold                                                                                                                                                                                           | 0: Update   |
| DHLD    | DHOLD                  | 1     | Input             | D Register Hold.<br>0 = Update<br>1 = Hold                                                                                                                                                                                           | 0: Update   |
| IHRST   | IRSTTOP                | 1     | Input             | Reset input to A and C input registers, and the pipeline registers in the upper half of the Multiplier Section.  0 = No Reset  1 = Reset                                                                                             | 0: No Reset |
| ILRST   | IRSTBOT                | 1     | Input             | Reset input to B and D input registers, and the pipeline registers in the lower half of the Multiplier Section. It also resets the Multiplier result pipeline register.  0 = No Reset 1 = Reset                                      | 0: No Reset |
| O[31:0] | O[31:0]                | 32    | Output            | Output of the sysDSP block. This output can be:  — O[31:0] — 32-bit result of 16x16 Multiplier or MAC  — O[31:16] — 16-bit result of 8x8 upper half Multiplier or MAC  — O[15:0] — 16-bit result of 8x8 lower half Multiplier or MAC |             |
| OHHLD   | OHOLDTOP               | 1     | Input             | High-order (upper half) Accumulator Register Hold.<br>0 = Update<br>1 = Hold                                                                                                                                                         | 0: Update   |
| OHRST   | ORSTTOP                | 1     | Input             | Reset input to high-order (upper half) bits of the Accumulator Register.  0 = No Reset  1 = Reset                                                                                                                                    | 0: No Reset |



| Signal     | Primitive Port<br>Name | Width | Input /<br>Output | Function                                                                                                                                                                                                          | Default       |
|------------|------------------------|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| OHLDA      | OLOADTOP               | 1     | Input             | High-order (upper half) Accumulator Register<br>Accumulate/Load control.<br>0 = Accumulate, register is loaded with Adder/Sub-<br>tracter results<br>1 = Load, register is loaded with Input C or C Reg-<br>ister | 0: Accumulate |
| OHADS      | ADDSUBTOP              | 1     | Input             | High-order (upper half) Accumulator Add or Subtract select.  0 = Add 1 = Subtract                                                                                                                                 | 0: Add        |
| OLHLD      | OHOLDBOT               | 1     | Input             | Low-order (lower half) Accumulator Register Hold.  0 = Update 1 = Hold                                                                                                                                            | 0: Update     |
| OLRST      | ORSTBOT                | 1     | Input             | Reset input to Low-order (lower half) bits of the Accumulator Register.  0 =No Reset  1 = Reset                                                                                                                   | 0: No Reset   |
| OLLDA      | OLOADBOT               | 1     | Input             | Low-order (lower half) Accumulator Register Accumulate/Load control.  0 = Accumulate, register is loaded with Adder/Subtracter results  1 = Load, register is loaded with Input C or C Register                   | 0: Accumulate |
| OLADS      | ADDSUBBOT              | 1     | Input             | Low-order (lower half) Accumulator Add or Subtract select.  0 = Add 1 = Subtract                                                                                                                                  | 0: Add        |
| CICAS      | ACCUMCI                | 1     | Input             | Cascade Carry/Borrow input from previous sys-<br>DSP block                                                                                                                                                        |               |
| CI         | CI                     | 1     | Input             | Carry/Borrow input from lower logic tile                                                                                                                                                                          |               |
| COCAS      | ACCUMCO                | 1     | Output            | Cascade Carry/Borrow output to next sysDSP block                                                                                                                                                                  |               |
| СО         | CO                     | 1     | Output            | Carry/Borrow output to higher logic tile                                                                                                                                                                          |               |
| SIGNEXTIN  | SIGNEXTIN              | 1     | Input             | Sign extension input from previous sysDSP block                                                                                                                                                                   |               |
| SIGNEXTOUT | SIGNEXTOUT             | 1     | Output            | Sing extension output to next sysDSP block                                                                                                                                                                        |               |

The iCE40 Ultra sysDSP can support the following functions:

- 8-bit x 8-bit Multiplier
- 16-bit x 16-bit Multiplier
- 16-bit Adder/Subtracter
- 32-bit Adder/Subtracter
- 16-bit Accumulator
- 32-bit Accumulator
- 8-bit x 8-bit Multiply-Accumulate
- 16-bit x 16-bit Multiply-Accumulate

Figure 2-6 shows the path for an 8-bit x 8-bit Multiplier using the upper half of sysDSP block.



Figure 2-7. DSP 16-bit x 16-bit Multiplier





Figure 2-9. iCE I/O Register Block Diagram



Table 2-7. PIO Signal List

| Pin Name          | I/O Type | Description                   |
|-------------------|----------|-------------------------------|
| OUTPUT_CLK        | Input    | Output register clock         |
| CLOCK_ENABLE      | Input    | Clock enable                  |
| INPUT_CLK         | Input    | Input register clock          |
| OUTPUT_ENABLE     | Input    | Output enable                 |
| D_OUT_0/1         | Input    | Data from the core            |
| D_IN_0/1          | Output   | Data to the core              |
| LATCH_INPUT_VALUE | Input    | Latches/holds the Input Value |

### sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems with LVCMOS interfaces.



#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ ,  $SPI\_V_{CCIO1}$ , and  $V_{PP\_2V5}$  reach the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. You must ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins maintain the pre-configuration state until  $V_{CC}$ ,  $SPI\_V_{CCIO1}$ , and  $V_{PP\_2V5}$  reach the defined levels. The I/Os take on the software user-configured settings only after POR signal is deactivated and the device performs a proper download/configuration. Unused I/Os are automatically blocked and the pull-up termination is disabled.

#### **Supported Standards**

The iCE40 Ultra sysIO buffer supports both single-ended input/output standards, and used as differential comparators. The buffer supports the LVCMOS 1.8, 2.5, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none).

Table 2-8 and Table 2-9 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 Ultra devices.

#### **Differential Comparators**

The iCE40 Ultra devices provide differential comparator on pairs of I/O pins. These comparators are useful in some mobile applications. Please refer to the Pin Information Summary section to locate the corresponding paired I/Os with differential comparators.

Table 2-8. Supported Input Standards

| Input Standard          |       | V <sub>CCIO</sub> (Typical) |       |  |  |  |  |
|-------------------------|-------|-----------------------------|-------|--|--|--|--|
| input Standard          | 3.3 V | 2.5 V                       | 1.8 V |  |  |  |  |
| Single-Ended Interfaces | •     | •                           | •     |  |  |  |  |
| LVCMOS33                | ✓     |                             |       |  |  |  |  |
| LVCMOS25                |       | ✓                           |       |  |  |  |  |
| LVCMOS18                |       |                             | ✓     |  |  |  |  |

Table 2-9. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3 V                       |
| LVCMOS25                | 2.5 V                       |
| LVCMOS18                | 1.8 V                       |

### **On-Chip Oscillator**

The iCE40 Ultra devices feature two different frequency Oscillator. One is tailored for low-power operation that runs at low frequency (LFOSC). Both Oscillators are controlled with internally generated current.

The LFOSC runs at nominal frequency of 10 kHz. The high frequency oscillator (HFOSC) runs at a nominal frequency of 48 MHz, divisible to 24 MHz, 12 MHz, or 6 MHz by user option. The LFOSC can be used to perform all always-on functions, with the lowest power possible. The HFOSC can be enabled when the always-on functions detect a condition that would need to wake up the system to perform higher frequency functions.



#### User I<sup>2</sup>C IP

The iCE40 Ultra devices have two I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The pins for the I<sup>2</sup>C interface are not pre-assigned. User can use any General Purpose I/O pins.

In each of the two cores, there are options to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external I<sup>2</sup>C components.

When the IP core is configured as master, it will be able to control other devices on the I<sup>2</sup>C bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The I<sup>2</sup>C cores support the following functionality:

- Master and Slave operation
- · 7-bit and 10-bit addressing
- Multi-master arbitration support
- · Clock stretching
- · Up to 400 kHz data transfer speed
- · General Call support
- Optionally delaying input or output data, or both

For further information on the User I<sup>2</sup>C, please refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide.

#### **User SPI IP**

The iCE40 Ultra devices have two SPI IP cores. The pins for the SPI interface are not pre-assigned. User can use any General Purpose I/O pins. Both SPI IP cores can be configured as a SPI master or as a slave. When the SPI IP core is configured as a master, it controls the other SPI enabled devices connected to the SPI Bus. When SPI IP core is configured as a slave, the device will be able to interface to an external SPI master.

The SPI IP core supports the following functions:

- · Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- · Double-buffered data register
- · Serial clock with programmable polarity and phase
- · LSB First or MSB First Data Transfer

For further information on the User SPI, please refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide.

#### **High Current LED Drive I/O Pins**

The iCE40 Ultra family devices offer multiple high current LED drive outputs in each device in the family to allow the iCE40 Ultra product to drive LED signals directly on mobile applications.

There are three outputs on each device that can sink up to 24 mA current. These outputs are open-drain outputs, and provides sinking current to an LED connecting to the positive supply. These three outputs are designed to drive the RBG LEDs, such as the service LED found in a lot of mobile devices. An embedded RGB PWM IP is also offered in the family. This RGB drive current is user programmable from 4 mA to 24 mA, in increments of 4 mA. This output functions as General Purpose I/O with open-drain when the high current LED drive is not needed.



Figure 3-2. Power Up Sequence with All Supplies Connected Together



### Power-On-Reset Voltage Levels<sup>1</sup>

| Symbol             | Parameter                                                                                                                |                        |      | Max. | Units |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-------|
|                    | Devices On Department on this point (sixes it manifesting                                                                | V <sub>CC</sub>        | 0.62 | 0.92 | V     |
| V <sub>PORUP</sub> | Power-On-Reset ramp-up trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , V <sub>PP 2V5</sub> )   | SPI_V <sub>CCIO1</sub> | 0.87 | 1.50 | V     |
|                    | 1 00, 1 = 1 00101, 1 FF_2V5/                                                                                             | $V_{PP\_2V5}$          | 0.90 | 1.53 | V     |
|                    | Downey On Doort warms down trip a sint (since it as a nite                                                               | $V_{CC}$               | _    | 0.79 | V     |
| V <sub>PORDN</sub> | Power-On-Reset ramp-down trip point (circuit monitoring V <sub>CC</sub> , SPI_V <sub>CCIO1</sub> , V <sub>PP 2V5</sub> ) | SPI_V <sub>CCIO1</sub> |      | 1.50 | V     |
|                    |                                                                                                                          | $V_{PP\_2V5}$          | _    | 1.53 | V     |

<sup>1.</sup> These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

### **ESD Performance**

Please contact Lattice Semiconductor for additional information.

### **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                                   | Parameter                                           | Condition                                                                                                                           | Min. | Тур. | Max.  | Units |
|------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| I <sub>IL,</sub> I <sub>IH</sub> 1, 3, 4 | Input or I/O Leakage                                | $0V < V_{IN} < V_{CCIO} + 0.2 V$                                                                                                    | _    | _    | +/-10 | μΑ    |
| C <sub>1</sub>                           | I/O Capacitance, excluding LED Drivers <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | _    | 6    |       | pF    |
| C <sub>2</sub>                           | Global Input Buffer<br>Capacitance <sup>2</sup>     | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}$<br>$V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | _    | 6    |       | pF    |
| C <sub>3</sub>                           | RGB Pin Capacitance <sup>2</sup>                    | $V_{CC}$ = Typ., $V_{IO}$ = 0 to 3.5 V                                                                                              | _    | 15   |       | pF    |
| C <sub>4</sub>                           | IRLED Pin Capacitance <sup>2</sup>                  | $V_{CC}$ = Typ., $V_{IO}$ = 0 to 3.5 V                                                                                              | _    | 53   |       | pF    |
| V <sub>HYST</sub>                        | Input Hysteresis                                    | V <sub>CCIO</sub> = 1.8 V, 2.5 V, 3.3 V                                                                                             | _    | 200  | _     | mV    |
|                                          | latera al DIO Dellera                               | $V_{CCIO} = 1.8 \text{ V}, 0 = < V_{IN} < = 0.65 V_{CCIO}$                                                                          | -3   | _    | -31   | μΑ    |
| I <sub>PU</sub>                          | Internal PIO Pull-up<br>Current                     | $V_{CCIO} = 2.5 \text{ V}, 0 = < V_{IN} < = 0.65 V_{CCIO}$                                                                          | -8   | _    | -72   | μΑ    |
|                                          |                                                     | $V_{CCIO} = 3.3 \text{ V}, 0 = < V_{IN} < = 0.65 V_{CCIO}$                                                                          | -11  | _    | -128  | μΑ    |

<sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled.

<sup>2.</sup> T<sub>J</sub> 25 °C, f = 1.0 MHz.

<sup>3.</sup> Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

<sup>4.</sup> Input pins are clamped to V<sub>CCIO</sub> and GND by a diode. When input is higher than V<sub>CCIO</sub> or lower than GND, the Input Leakage current will be higher than the I<sub>IL</sub> and I<sub>IH</sub>.



### Supply Current 1, 2, 3, 4, 5

| Symbol                       | Parameter                                                | Typ. V <sub>CC</sub> = 1.2 V <sup>4</sup> | Units |
|------------------------------|----------------------------------------------------------|-------------------------------------------|-------|
| I <sub>CCSTDBY</sub>         | Core Power Supply Static Current                         | 71                                        | μΑ    |
| I <sub>PP2V5STDBY</sub>      | V <sub>PP_2V5</sub> Power Supply Static Current          | 0.55                                      | μΑ    |
| I <sub>SPI_VCCIO1STDBY</sub> | SPI_V <sub>CCIO1</sub> Power Supply Static Current       | 0.5                                       | μΑ    |
| ICCIOSTDBY                   | V <sub>CCIO</sub> Power Supply Static Current            | 0.5                                       | μΑ    |
| I <sub>CCPEAK</sub>          | Core Power Supply Startup Peak Current                   | 8.0                                       | mA    |
| I <sub>PP_2V5PEAK</sub>      | V <sub>PP_2V5</sub> Power Supply Startup Peak Current    | 7.0                                       | mA    |
| I <sub>SPI_VCCIO1PEAK</sub>  | SPI_V <sub>CCIO1</sub> Power Supply Startup Peak Current | 9.0                                       | mA    |
| ICCIOPEAK                    | V <sub>CCIO</sub> Power Supply Startup Peak Current      | 7.5                                       | mA    |

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher.

- 2. Frequency = 0 MHz.
- 3. TJ = 25 °C, power supplies at nominal voltage, on devices processed in nominal process conditions.
- 4. Does not include pull-up.
- 5. Startup Peak Currents are measured with decoupling capacitance of 0.1 uF, 10 nF, and 1 nF to the power supply. Higher decoupling capacitance causes higher current.

### **User I<sup>2</sup>C Specifications**

| Parameter           |                                      | spec | c (STD M | ode) | spec     | (FAST N  | lode) |       |
|---------------------|--------------------------------------|------|----------|------|----------|----------|-------|-------|
| Symbol              | Parameter Description                | Min  | Тур      | Max  | Min      | Тур      | Max   | Units |
| f <sub>SCL</sub>    | Maximum SCL clock frequency          | _    | _        | 100  | _        | _        | 400   | kHz   |
| t <sub>HI</sub>     | SCL clock HIGH Time                  | 4    | _        | _    | 0.6      | _        | _     | μs    |
| t <sub>LO</sub>     | SCL clock LOW Time                   | 4.7  | _        |      | 1.3      |          | _     | μs    |
| t <sub>SU,DAT</sub> | Setup time (DATA)                    | 250  | _        |      | 100      |          | _     | ns    |
| t <sub>HD,DAT</sub> | Hold time (DATA)                     | 0    | _        |      | 0        | _        | _     | ns    |
| t <sub>SU,STA</sub> | Setup time (START condition)         | 4.7  | _        | _    | 0.6      | _        | _     | μs    |
| t <sub>HD,STA</sub> | Hold time (START condition)          | 4    | _        | _    | 0.6      | _        | _     | μs    |
| t <sub>SU,STO</sub> | Setup time (STOP condition)          | 4    | _        |      | 0.6      |          | _     | μs    |
| t <sub>BUF</sub>    | Bus free time between STOP and START | 4.7  | _        | _    | 1.3      | _        | _     | μs    |
| t <sub>CO,DAT</sub> | SCL LOW to DATAOUT valid             | _    | _        | 3.4  | <u> </u> | <u> </u> | 0.9   | μs    |

### User SPI Specifications<sup>1, 2</sup>

| Parameter<br>Symbol | Parameter Description       | Min | Тур | Max | Units |
|---------------------|-----------------------------|-----|-----|-----|-------|
| $f_{MAX}$           | Maximum SCK clock frequency |     |     | 45  | MHz   |

<sup>1.</sup> All setup and hold time parameters on external SPI interface are design-specific and, therefore, generated by the Lattice Design Software tools. These parameters include the following:

t<sub>SUmaster</sub> master Setup time (master mode)
 t<sub>HOLDmaster</sub> master Hold time (master mode)
 t<sub>SUslave</sub> slave Setup time (slave mode)
 t<sub>HOLDslave</sub> slave Hold time (slave mode)
 t<sub>SCK2OUT</sub> SCK to out (slave mode)

<sup>2.</sup> The SCLK duty cycle needs to be specified in the Lattice Design Software as a timing constraint in order to ensure proper timing check on SCLK HIGH and LOW (t<sub>HI</sub>, t<sub>LO</sub>) time.



### Internal Oscillators (HFOSC, LFOSC)<sup>1</sup>

| Parameter                     |                 | Parameter Description                                  | Spec/ | Units |     |        |
|-------------------------------|-----------------|--------------------------------------------------------|-------|-------|-----|--------|
| Symbol                        | Conditions      |                                                        | Min   | Тур   | Max |        |
| f .                           | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C-85 °C)    | -10%  | 48    | 10% | MHz    |
| †CLKHF                        | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -40 °C-100 °C) | -20%  | 48    | 20% | MHz    |
| f <sub>CLKLF</sub> LFOSC CLKK |                 | LFOSC CLKK clock frequency                             | -10%  | 10    | 10% | kHz    |
| DCH.                          | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C-85 °C)    | 45    | 50    | 55  | %      |
| DCH <sub>CLKHF</sub>          | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -45 °C-100 °C) | 40    | 50    | 60  | %      |
| DCH <sub>CLKLF</sub>          |                 | LFOSC Duty Cycle (Clock High Period)                   | 45    | 50    | 55  | %      |
| Tsync_on                      |                 | Oscillator output synchronizer delay                   | _     | _     | 5   | Cycles |
| Tsync_off                     |                 | Oscillator output disable delay                        | _     | _     | 5   | Cycles |

<sup>1.</sup> Glitchless enabling and disabling OSC clock outputs.

### sysIO Recommended Operating Conditions

|            | V <sub>CCIO</sub> (V) |      |      |  |  |  |  |
|------------|-----------------------|------|------|--|--|--|--|
| Standard   | Min.                  | Тур. | Max. |  |  |  |  |
| LVCMOS 3.3 | 3.14                  | 3.3  | 3.46 |  |  |  |  |
| LVCMOS 2.5 | 2.37                  | 2.5  | 2.62 |  |  |  |  |
| LVCMOS 1.8 | 1.71                  | 1.8  | 1.89 |  |  |  |  |

### sysIO Single-Ended DC Electrical Characteristics

| Input/             | V <sub>IL</sub> Min. (V) Max. (V)                 |        | ,                        | V <sub>IH</sub>                |                             |                             |                              | I. May                       |
|--------------------|---------------------------------------------------|--------|--------------------------|--------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|
| Output<br>Standard |                                                   |        | Min. (V)                 | Max. (V)                       | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA) | I <sub>OH</sub> Max.<br>(mA) |
| LVCMOS 3.3         | -0.3                                              | 0.8    | 2.0                      | 2.0 V <sub>CCIO</sub> + 0.2V - |                             | V <sub>CCIO</sub> - 0.4     | 8                            | -8                           |
| LV OIVIOU 0.0      | 0.5                                               | 0.0    | 2.0                      |                                |                             | V <sub>CCIO</sub> - 0.2     | 0.1                          | -0.1                         |
| LVCMOS 2.5         | -0.3                                              | 0.7    | 1.7                      | V + 0.2V                       | 0.4                         | V <sub>CCIO</sub> - 0.4     | 6                            | -6                           |
| LV CIVICO 2.5      | -0.5                                              | 0.7    | 1.7                      | 1.7 $V_{CCIO} + 0.2V$          |                             | V <sub>CCIO</sub> - 0.2     | 0.1                          | -0.1                         |
| LVCMOS 1.8         | -0.3                                              | 0.35\/ | 0.65\/                   | 5// // / 0.2//                 |                             | V <sub>CCIO</sub> - 0.4     | 4                            | -4                           |
| LV CIVIOS 1.6      | CMOS 1.8 $-0.3$ $0.35V_{CCIO}$ $0.65V_{CCIO}$ $V$ |        | V <sub>CCIO</sub> + 0.2V | 0.2                            | V <sub>CCIO</sub> - 0.2     | 0.1                         | -0.1                         |                              |

### **Differential Comparator Electrical Characteristics**

| Parameter<br>Symbol   | Parameter Description                                          | Test<br>Conditions        | Min. | Max.                      | Units |
|-----------------------|----------------------------------------------------------------|---------------------------|------|---------------------------|-------|
| $V_{REF}$             | Reference Voltage to compare, on V <sub>INM</sub>              | V <sub>CCIO</sub> = 2.5 V | 0.25 | V <sub>CCIO</sub> -0.25 V | V     |
| V <sub>DIFFIN_H</sub> | Differential input HIGH (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | 250  | _                         | mV    |
| $V_{DIFFIN_{L}}$      | Differential input LOW (V <sub>INP</sub> - V <sub>INM</sub> )  | V <sub>CCIO</sub> = 2.5 V | _    | -250                      | mV    |
| I <sub>IN</sub>       | Input Current, V <sub>INP</sub> and V <sub>INM</sub>           | V <sub>CCIO</sub> = 2.5 V | -10  | 10                        | μΑ    |



### iCE40 Ultra Family Timing Adders

### Over Recommended Commercial Operating Conditions<sup>1, 2, 3</sup>

| Buffer Type      | Buffer Type Description           |       | Units |
|------------------|-----------------------------------|-------|-------|
| Input Adjusters  | ·                                 |       |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 0.18  | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0     | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 0.19  | ns    |
| Output Adjusters | ·                                 |       |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | -0.12 | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0     | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 1.32  | ns    |

<sup>1.</sup> Timing adders are relative to LVCMOS25 and characterized but not tested on every device.

### iCE40 Ultra External Switching Characteristics

### **Over Recommended Commercial Operating Conditions**

| Parameter              | Description                                       | Device            | Min  | Max      | Units |
|------------------------|---------------------------------------------------|-------------------|------|----------|-------|
| Clocks                 |                                                   |                   | I    | <u>I</u> | ,     |
| Global Clocks          |                                                   |                   |      |          |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network         | All devices       | _    | 185      | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer               | All devices       | 2    | _        | ns    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device          | All devices       | _    | 500      | ps    |
| Pin-LUT-Pin Prop       | agation Delay                                     |                   |      |          |       |
| t <sub>PD</sub>        | Best case propagation delay through one LUT logic | All devices       | _    | 9.0      | ns    |
| General I/O Pin Pa     | arameters (Using Global Buffer Clock without F    | PLL) <sup>1</sup> | •    | •        | •     |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs                | All devices       | _    | 410      | ps    |
| t <sub>CO</sub>        | Clock to Output – PIO Output Register             | All devices       | _    | 9.0      | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input Register          | All devices       | -0.5 | _        | ns    |
| t <sub>H</sub>         | Clock to Data Hold – PIO Input Register           | All devices       | 5.55 | _        | ns    |
| General I/O Pin Pa     | arameters (Using Global Buffer Clock with PLL     | )                 |      |          |       |
| t <sub>COPLL</sub>     | Clock to Output – PIO Output Register             | All Devices       | _    | 2.9      | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input Register          | All Devices       | 5.9  | _        | ns    |
| t <sub>HPLL</sub>      | Clock to Data Hold – PIO Input Register           | All Devices       | -0.6 | _        | ns    |

<sup>1.</sup> All the data is from the worst case condition.

<sup>2.</sup> LVCMOS timing measured with the load specified in Switching Test Condition table.

<sup>3.</sup> Commercial timing numbers are shown.



### SPI Master or NVCM Configuration Time<sup>1, 2</sup>

| Symbol              | Parameter                         | Conditions                            | Max. | Units |
|---------------------|-----------------------------------|---------------------------------------|------|-------|
|                     |                                   | All devices – Low Frequency (Default) | 95   | ms    |
| t <sub>CONFIG</sub> | POR/CRESET_B to Device I/O Active | All devices – Medium frequency        | 35   | ms    |
|                     |                                   | All devices – High frequency          | 18   | ms    |

<sup>1.</sup> Assumes sysMEM Block is initialized to an all zero pattern if they are used.

### sysCONFIG Port Timing Specifications

| Symbol                  | Parameter                                                                                                                                                                                    | Conditions                    | Min. | Тур. | Max. | Units           |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|-----------------|
| All Configurat          | tion Modes                                                                                                                                                                                   |                               |      | l    |      |                 |
| t <sub>CRESET_B</sub>   | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge                                                                                         |                               | 200  | _    | _    | ns              |
| t <sub>DONE_IO</sub>    | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated                                                                                                 |                               | 49   | _    | _    | Clock<br>Cycles |
| Slave SPI               | ,                                                                                                                                                                                            |                               |      | l    |      |                 |
| <sup>t</sup> cr_sck     | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_XCK clock. During this time, the iCE40 Ultra device is clearing its internal configuration memory |                               | 1200 | _    | _    | μѕ              |
| ſ                       | CCL K alask fragueray                                                                                                                                                                        | Write                         | 1    | _    | 25   | MHz             |
| f <sub>MAX</sub>        | CCLK clock frequency                                                                                                                                                                         | Read <sup>1</sup>             | _    | 15   | _    | MHz             |
| t <sub>CCLKH</sub>      | CCLK clock pulsewidth HIGH                                                                                                                                                                   |                               | 20   | _    | _    | ns              |
| t <sub>CCLKL</sub>      | CCLK clock pulsewidth LOW                                                                                                                                                                    |                               | 20   | _    | _    | ns              |
| t <sub>STSU</sub>       | CCLK setup time                                                                                                                                                                              |                               | 12   | _    | _    | ns              |
| t <sub>STH</sub>        | CCLK hold time                                                                                                                                                                               |                               | 12   | _    | _    | ns              |
| t <sub>STCO</sub>       | CCLK falling edge to valid output                                                                                                                                                            |                               | 13   | _    | _    | ns              |
| Master SPI <sup>3</sup> |                                                                                                                                                                                              |                               |      |      | •    | •               |
|                         |                                                                                                                                                                                              | Low Frequency<br>(Default)    | 7.0  | 12.0 | 17.0 | MHz             |
| f <sub>MCLK</sub>       | MCLK clock frequency                                                                                                                                                                         | Medium Frequency <sup>2</sup> | 21.0 | 33.0 | 45.0 | MHz             |
|                         |                                                                                                                                                                                              | High Frequency <sup>2</sup>   | 33.0 | 53.0 | 71.0 | MHz             |
| t <sub>MCLK</sub>       | CRESET_B HIGH to first MCLK edge                                                                                                                                                             |                               | 1200 | _    | _    | μs              |
| t <sub>SU</sub>         | CCLK setup time <sup>4</sup>                                                                                                                                                                 |                               | 9.9  | _    | _    | ns              |
| t <sub>HD</sub>         | CCLK hold time                                                                                                                                                                               |                               | 1    | _    | _    | ns              |

<sup>1.</sup> Supported with 1.2 V Vcc and at 25 °C.

<sup>2.</sup> The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point.

<sup>2.</sup> Extended range fMAX Write operations support up to 53 MHz with 1.2 V Vcc and at 25 °C.

<sup>3.</sup> t<sub>SU</sub> and t<sub>HD</sub> timing must be met for all MCLK frequency choices.

<sup>4.</sup> For considerations of SPI Master Configuration Mode, please refer to TN1248, iCE40 Programming and Configuration.



# iCE40 Ultra Family Data Sheet Pinout Information

June 2016 Data Sheet DS1048

### **Signal Descriptions**

| Signal Name         |                | Function      | I/O    | Description                                                                                                                                                                                                                       |
|---------------------|----------------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supplie       | es             | 1             |        |                                                                                                                                                                                                                                   |
| V <sub>CC</sub>     |                | Power         | _      | Core Power Supply                                                                                                                                                                                                                 |
|                     | CCIO1, VCCIO_2 | Power         | _      | Power for I/Os in Bank 0, 1 and 2.                                                                                                                                                                                                |
| V <sub>PP_2V5</sub> |                | Power         | _      | Power for NVCM programming and operations.                                                                                                                                                                                        |
| V <sub>CCPLL</sub>  |                | Power         | _      | Power for PLL                                                                                                                                                                                                                     |
| GND                 |                | GROUND        | _      | Ground                                                                                                                                                                                                                            |
| GND_LED             |                | GROUND        | _      | Ground for LED drivers. Should connect to GND on board.                                                                                                                                                                           |
| Configuration       |                | ·             |        |                                                                                                                                                                                                                                   |
| CRESETB             |                | Configuration | I      | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10 kOhm pull-up to $V_{\text{CCIO}\_1}$ .                                                                          |
| CDONE               |                | Configuration | I/O    | Configuration Done. Includes a weak pull-up resistor to ${\rm SPI\_V_{CCIO1}}.$                                                                                                                                                   |
|                     |                | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                    |
| Config SPI          |                |               |        |                                                                                                                                                                                                                                   |
| Primary             | Secondary      |               |        |                                                                                                                                                                                                                                   |
| CRESETB             | _              | Configuration | I      | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10 kOhm pull-up to SPI_V <sub>CCIO1</sub> .                                                                        |
| PIOB_xx             | CDONE          | Configuration | I/O    | Configuration Done. Includes a weak pull-up resistor to SPI_V <sub>CCIO1</sub> .                                                                                                                                                  |
|                     |                | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                    |
| Config SPI          |                | ·             |        |                                                                                                                                                                                                                                   |
| Primary             | Secondary      |               |        |                                                                                                                                                                                                                                   |
| PIOB_34a            | SPI_SCK        | Configuration | I/O    | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the clock to external SPI memory. In Slave SPI mode, this pin inputs the clock from external processor.                  |
|                     |                | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function                                                                                                                                     |
| PIOB_32a            | SPI_SDO        | Configuration | Output | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the command data to external SPI memory. In Slave SPI mode, this pin connects to the MISO pin of the external processor. |
|                     |                | General I/O   | I/O    | In user mode, after configuration, this pin can be programmed as general I/O in user function.                                                                                                                                    |



## Pinout Information iCE40 Ultra Family Data Sheet

| Signal Name | Function    | I/O                  | Description                                                                                                               |
|-------------|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| RGB2        | General I/O | Open-Drain I/O       | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                           |
|             | LED         | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 24mA output to drive external LED              |
| IRLED       | General I/O | Open-Drain I/O       | In user mode, with user's choice, this pin can be programmed as open drain I/O in user function                           |
|             | LED         | Open-Drain<br>Output | In user mode, with user's choice, this pin can be programmed as open drain 500mA output to drive external LED             |
| PIOT_xx     | General I/O | I/O                  | In user mode, with user's choice, this pin can be programmed as I/O in user function in the top $(xx = I/O   location)$   |
| PIOB_xx     | General I/O | I/O                  | In user mode, with user's choice, this pin can be programmed as I/O in user function in the bottom ( $xx = I/O$ location) |



### **Pin Information Summary**

| Din Type              |        |      | iCE5LP1K |                   |      | iCE5LP2K |                   |      | iCE5LP4K |                   |
|-----------------------|--------|------|----------|-------------------|------|----------|-------------------|------|----------|-------------------|
| Pin Type              |        | CM36 | SWG36    | SG48 <sup>1</sup> | CM36 | SWG36    | SG48 <sup>1</sup> | CM36 | SWG36    | SG48 <sup>1</sup> |
| General Purpose I/O   | Bank 0 | 12   | 5        | 17                | 12   | 5        | 17                | 12   | 5        | 17                |
| Per Bank              | Bank 1 | 4    | 15       | 14                | 4    | 15       | 14                | 4    | 15       | 14                |
|                       | Bank 2 | 10   | 6        | 8                 | 10   | 6        | 8                 | 10   | 6        | 8                 |
| Total General Purpose | e I/Os | 26   | 26       | 39                | 26   | 26       | 39                | 26   | 26       | 39                |
| V <sub>CC</sub>       |        | 1    | 1        | 2                 | 1    | 1        | 2                 | 1    | 1        | 2                 |
| V <sub>CCIO</sub>     | Bank 0 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |
|                       | Bank 1 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |
|                       | Bank 2 | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |
| V <sub>CCPLL</sub>    |        | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |
| V <sub>PP_2V5</sub>   |        | 1    | 1        | 1                 | 1    | 1        | 1                 | 1    | 1        | 1                 |
| Dedicated Config Pins | 3      | 1    | 1        | 2                 | 1    | 1        | 2                 | 1    | 1        | 2                 |
| GND                   |        | 2    | 2        | 0                 | 2    | 2        | 0                 | 2    | 2        | 0                 |
| GND_LED               |        | 1    | 1        | 0                 | 1    | 1        | 0                 | 1    | 1        | 0                 |
| Total Balls           |        | 36   | 36       | 48                | 36   | 36       | 48                | 36   | 36       | 48                |

 <sup>48-</sup>pin QFN package (SG48) requires the package paddle to be connected to GND.



### iCE40 Ultra Family Data Sheet Supplemental Information

October 2014 Data Sheet DS1048

#### For Further Information

A variety of technical notes for the iCE40 Ultra family are available on the Lattice web site.

- TN1248, iCE40 Programming and Configuration
- TN1274, iCE40 SPI/I2C Hardened IP Usage Guide
- TN1276, Advanced iCE40 SPI/I2C Hardened IP Usage Guide
- TN1250, Memory Usage Guide for iCE40 Devices
- TN1251, iCE40 sysCLOCK PLL Design and Usage Guide
- TN1252, iCE40 Hardware Checklist
- TN1288, iCE40 LED Driver Usage Guide
- TN1295, DSP Function Usage Guide for iCE40 Devices
- TN1296, iCE40 Oscillator Usage Guide
- iCE40 Ultra Pinout Files
- iCE40 Ultra Pin Migration Files
- Thermal Management document
- Lattice design tools
- Schematic Symbols



| Date        | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                          |
|-------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.4     | All                                 | Removed Preliminary document status.                                                                                                                                                                                                                                                                                    |
|             |         | Introduction                        | Updated General Description section. Added information on high current driver.                                                                                                                                                                                                                                          |
|             |         |                                     | Updated Features section.  — Changed standby current typical to as low as 71 μA.  — Changed feature to Embedded Memory.  — Updated Table 1-1, iCE40 Ultra Family Selection Guide. Added NVCM and Embedded PWM IP rows. Added (MULT16 with 32-bit Accumulator) to DSP Block. Added Total I/O (Dedicated I/O) Count data. |
|             |         |                                     | General update to Introduction section.                                                                                                                                                                                                                                                                                 |
|             |         | Architecture                        | Updated Architecture Overview section.  — Revised and added information on sysIO banks.  — Updated reference for embedded PWM IP.                                                                                                                                                                                       |
|             |         |                                     | Updated iCE40 Ultra Programming and Configuration section.  — Changed SPI1 to SPI.  — Changed VCCIO_1 to SPI_V <sub>CCIO1</sub> .                                                                                                                                                                                       |
|             |         | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Changed PLL Supply Voltage VCCPLL value.                                                                                                                                                                                                                                      |
|             |         |                                     | Updated Recommended Operating Conditions section. Added footnote to VCCPLL.                                                                                                                                                                                                                                             |
|             |         |                                     | Updated Power-up Sequence section. General update.                                                                                                                                                                                                                                                                      |
|             |         |                                     | Updated Power-On-Reset Voltage Levels section. Changed the $V_{PORUP}$ $V_{CC}$ Max.value.                                                                                                                                                                                                                              |
|             |         |                                     | Updated DC Electrical Characteristics section. Added $C_3$ and $C_4$ information.                                                                                                                                                                                                                                       |
|             |         |                                     | Updated Supply Current section.  — Completed Typ. VCC =1.2 V4 data.  — Changed symbols to I <sub>SPI_VCCIO1STDBY</sub> and I <sub>SPI_VCCIO1PEAK</sub> .  — Added information to footnote 3.                                                                                                                            |
|             |         |                                     | Updated Internal Oscillators (HFOSC, LFOSC) section. General update.                                                                                                                                                                                                                                                    |
|             |         |                                     | Updated iCE40 Ultra External Switching Characteristics section. Added Max. value for t <sub>COPLL</sub> . Added Min. values for t <sub>SUPLL</sub> and t <sub>HPLL</sub> .                                                                                                                                              |
|             |         |                                     | Updated sysCLOCK PLL Timing section.<br>Added Max. value for t <sub>OPJIT</sub> .                                                                                                                                                                                                                                       |
|             |         |                                     | Updated sysCONFIG Port Timing Specifications section.  — Added T <sub>SU</sub> and T <sub>HD</sub> information.  — Added footnote 3 to Master SPI.                                                                                                                                                                      |
|             |         |                                     | Updated High Current LED and IR LED Drive section. Updated Min. value.                                                                                                                                                                                                                                                  |
| July 2014   | 1.3     | All                                 | Changed document status from Advance to Preliminary.                                                                                                                                                                                                                                                                    |
|             |         | Introduction                        | Updated Features section. Adjusted Ultra-low Power Devices standby current.                                                                                                                                                                                                                                             |
|             |         | DC and Switching<br>Characteristics | Updated AC/DC specifications numbers.                                                                                                                                                                                                                                                                                   |





| <b>D</b> . |         | 0 1                                 | 010                                                                                                                                                                                                     |
|------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date       | Version | Section                             | Change Summary                                                                                                                                                                                          |
| June 2014  | 1.2     | All                                 | Product name changed to iCE40 Ultra.                                                                                                                                                                    |
|            |         | Introduction                        | Updated Table 1-1, iCE40 Ultra Family Selection Guide. Removed 30-ball WLCSP.                                                                                                                           |
|            |         | DC and Switching<br>Characteristics | Updated values in the following sections:  — Supply Current  — Internal Oscillators (HFOSC, LFOSC)  — Power Supply Ramp Rates  — Power-On-Reset Voltage Levels  — SPI Master or NVCM Configuration Time |
|            |         |                                     | Indicated TBD for values to be determined.                                                                                                                                                              |
|            |         | Pinout Information                  | Updated Signal Descriptions section. Removed 30-pin WLCSP.                                                                                                                                              |
|            |         |                                     | Updated Pin Information Summary section. Removed SWG30 values.                                                                                                                                          |
|            |         | Ordering Information                | Updated iCE5LP Part Number Description section. Removed 30-ball WLCSP.                                                                                                                                  |
|            |         |                                     | Updated Ordering Part Numbers section. Removed SWG30 and UWG30 part numbers.                                                                                                                            |
| May 2014   | 01.1    | Introduction                        | Updated General Description, Features, and Introduction sections. Removed hardened RGB PWM IP information.                                                                                              |
|            |         | Architecture                        | Updated Architecture Overview section. Removed the RGB IP block in Figure 2-1, iCE5LP-4K Device, Top View, Figure 2-8, I/O Bank and Programmable I/O, and in the text content.                          |
|            |         |                                     | Updated High Current Drive I/O Pins section. Removed hardened RGB PWM IP information.                                                                                                                   |
|            |         |                                     | Updated Power On Reset section. Removed content on Vccio_2 power down option.                                                                                                                           |
|            |         |                                     | Replaced RGB PWM Block section with Embedded PWM IP section.                                                                                                                                            |
|            |         | DC and Switching<br>Characteristics | Removed RGB PWM Block Timing section.                                                                                                                                                                   |
| April 2014 | 01.0    | All                                 | Initial release.                                                                                                                                                                                        |