

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Obsolete                                                                           |
|----------------------------|------------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                            |
| Core Size                  | 16/32-Bit                                                                          |
| Speed                      | 128MHz                                                                             |
| Connectivity               | CANbus, EBI/EMI, FlexRay, I <sup>2</sup> C, LINbus, SPI, UART/USART                |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                    |
| Number of I/O              | 75                                                                                 |
| Program Memory Size        | 1.06MB (1.06M x 8)                                                                 |
| Program Memory Type        | FLASH                                                                              |
| EEPROM Size                | -                                                                                  |
| RAM Size                   | 90K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                          |
| Data Converters            | A/D 16x12b                                                                         |
| Oscillator Type            | Internal                                                                           |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                 |
| Mounting Type              | -                                                                                  |
| Package / Case             | -                                                                                  |
| Supplier Device Package    | -                                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc2768x136f128laakxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Edition 2012-06 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



### **General Device Information**

# 2.1 Pin Configuration and Definition

The pins of the XC2768X are described in detail in **Table 6**, which includes all alternate functions. For further explanations please refer to the footnotes at the end of the table. The following figure summarizes all pins, showing their locations on the four sides of the package.



Figure 2 XC2768X Pin Configuration (top view)



### **General Device Information**

| Table | Table 6Pin Definitions and Functions (cont'd) |        |      |                                                   |  |  |  |  |
|-------|-----------------------------------------------|--------|------|---------------------------------------------------|--|--|--|--|
| Pin   | Symbol                                        | Ctrl.  | Туре | Function                                          |  |  |  |  |
| 13    | P6.2                                          | O0 / I | DA/A | Bit 2 of Port 6, General Purpose Input/Output     |  |  |  |  |
|       | EMUX2                                         | 01     | DA/A | External Analog MUX Control Output 2 (ADC0)       |  |  |  |  |
|       | T6OUT                                         | 02     | DA/A | GPT12E Timer T6 Toggle Latch Output               |  |  |  |  |
|       | U1C1_SCLK<br>OUT                              | O3     | DA/A | USIC1 Channel 1 Shift Clock Output                |  |  |  |  |
|       | U1C1_DX1C                                     | I      | DA/A | USIC1 Channel 1 Shift Clock Input                 |  |  |  |  |
| 15    | P15.0                                         | I      | In/A | Bit 0 of Port 15, General Purpose Input           |  |  |  |  |
|       | ADC1_CH0                                      | I      | In/A | Analog Input Channel 0 for ADC1                   |  |  |  |  |
| 16    | P15.2                                         | I      | In/A | Bit 2 of Port 15, General Purpose Input           |  |  |  |  |
|       | ADC1_CH2                                      | I      | In/A | Analog Input Channel 2 for ADC1                   |  |  |  |  |
|       | T5INA                                         | I      | In/A | GPT12E Timer T5 Count/Gate Input                  |  |  |  |  |
| 17    | P15.4                                         | I      | In/A | Bit 4 of Port 15, General Purpose Input           |  |  |  |  |
|       | ADC1_CH4                                      | I      | In/A | Analog Input Channel 4 for ADC1                   |  |  |  |  |
|       | T6INA                                         | I      | In/A | GPT12E Timer T6 Count/Gate Input                  |  |  |  |  |
| 18    | P15.5                                         | I      | In/A | Bit 5 of Port 15, General Purpose Input           |  |  |  |  |
|       | ADC1_CH5                                      | I      | In/A | Analog Input Channel 5 for ADC1                   |  |  |  |  |
|       | T6EUDA                                        | I      | In/A | GPT12E Timer T6 External Up/Down Control<br>Input |  |  |  |  |
| 19    | P15.6                                         | I      | In/A | Bit 6 of Port 15, General Purpose Input           |  |  |  |  |
|       | ADC1_CH6                                      | I      | In/A | Analog Input Channel 6 for ADC1                   |  |  |  |  |
| 20    | V <sub>AREF</sub>                             | -      | PS/A | Reference Voltage for A/D Converters ADC0/1       |  |  |  |  |
| 21    | V <sub>AGND</sub>                             | -      | PS/A | Reference Ground for A/D Converters ADC0/1        |  |  |  |  |
| 22    | P5.0                                          | I      | In/A | Bit 0 of Port 5, General Purpose Input            |  |  |  |  |
|       | ADC0_CH0                                      | I      | In/A | Analog Input Channel 0 for ADC0                   |  |  |  |  |
| 23    | P5.2                                          | I      | In/A | Bit 2 of Port 5, General Purpose Input            |  |  |  |  |
|       | ADC0_CH2                                      | I      | In/A | Analog Input Channel 2 for ADC0                   |  |  |  |  |
|       | TDI_A                                         | I      | In/A | JTAG Test Data Input                              |  |  |  |  |



### **General Device Information**

| Tabl | Table 6Pin Definitions and Functions (cont'd) |            |      |                                                   |  |  |  |
|------|-----------------------------------------------|------------|------|---------------------------------------------------|--|--|--|
| Pin  | Symbol                                        | Ctrl.      | Туре | Function                                          |  |  |  |
| 39   | P2.0                                          | O0 / I     | St/B | Bit 0 of Port 2, General Purpose Input/Output     |  |  |  |
|      | CCU63_CC6<br>0                                | O2         | St/B | CCU63 Channel 0 Output                            |  |  |  |
|      | AD13                                          | OH /<br>IH | St/B | External Bus Interface Address/Data Line 13       |  |  |  |
|      | RxDC0C                                        | I          | St/B | CAN Node 0 Receive Data Input                     |  |  |  |
|      | CCU63_CC6<br>0INB                             | I          | St/B | CCU63 Channel 0 Input                             |  |  |  |
|      | T5INB                                         | I          | St/B | GPT12E Timer T5 Count/Gate Input                  |  |  |  |
| 40   | P2.1                                          | O0 / I     | St/B | Bit 1 of Port 2, General Purpose Input/Output     |  |  |  |
|      | TxDC0                                         | 01         | St/B | CAN Node 0 Transmit Data Output                   |  |  |  |
|      | CCU63_CC6<br>1                                | O2         | St/B | CCU63 Channel 1 Output                            |  |  |  |
|      | AD14                                          | OH /<br>IH | St/B | External Bus Interface Address/Data Line 14       |  |  |  |
|      | CCU63_CC6<br>1INB                             | I          | St/B | CCU63 Channel 1 Input                             |  |  |  |
|      | T5EUDB                                        | I          | St/B | GPT12E Timer T5 External Up/Down Control<br>Input |  |  |  |
|      | ESR1_5                                        | I          | St/B | ESR1 Trigger Input 5                              |  |  |  |
|      | ERU_0A0                                       | I          | St/B | External Request Unit Channel 0 Input A0          |  |  |  |
| 41   | P2.2                                          | O0 / I     | St/B | Bit 2 of Port 2, General Purpose Input/Output     |  |  |  |
|      | TxDC1                                         | 01         | St/B | CAN Node 1 Transmit Data Output                   |  |  |  |
|      | CCU63_CC6<br>2                                | O2         | St/B | CCU63 Channel 2 Output                            |  |  |  |
|      | AD15                                          | OH /<br>IH | St/B | External Bus Interface Address/Data Line 15       |  |  |  |
|      | CCU63_CC6<br>2INB                             | I          | St/B | CCU63 Channel 2 Input                             |  |  |  |
|      | ESR2_5                                        | I          | St/B | ESR2 Trigger Input 5                              |  |  |  |
|      | ERU_1A0                                       | I          | St/B | External Request Unit Channel 1 Input A0          |  |  |  |



# **General Device Information**

| Table 6         Pin Definitions and Functions (cont'd) |                  |            |      |                                                                                                                                                                    |  |  |  |
|--------------------------------------------------------|------------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin                                                    | Symbol           | Ctrl.      | Туре | Function                                                                                                                                                           |  |  |  |
| 82                                                     | P10.10           | O0 / I     | St/B | Bit 10 of Port 10, General Purpose Input/Output                                                                                                                    |  |  |  |
|                                                        | U0C0_SELO<br>0   | 01         | St/B | USIC0 Channel 0 Select/Control 0 Output                                                                                                                            |  |  |  |
|                                                        | CCU60_COU<br>T63 | O2         | St/B | CCU60 Channel 3 Output                                                                                                                                             |  |  |  |
|                                                        | AD10             | OH /<br>IH | St/B | External Bus Interface Address/Data Line 10                                                                                                                        |  |  |  |
|                                                        | U0C0_DX2C        | I          | St/B | USIC0 Channel 0 Shift Control Input                                                                                                                                |  |  |  |
|                                                        | U0C1_DX1A        | I          | St/B | USIC0 Channel 1 Shift Clock Input                                                                                                                                  |  |  |  |
|                                                        | TDI_B            | IH         | St/B | JTAG Test Data Input<br>If JTAG pos. B is selected during start-up, an<br>internal pull-up device will hold this pin high when<br>nothing is driving it.           |  |  |  |
| 83                                                     | P10.11           | O0 / I     | St/B | Bit 11 of Port 10, General Purpose Input/Output                                                                                                                    |  |  |  |
|                                                        | U1C0_SCLK<br>OUT | 01         | St/B | USIC1 Channel 0 Shift Clock Output                                                                                                                                 |  |  |  |
|                                                        | BRKOUT           | 02         | St/B | OCDS Break Signal Output                                                                                                                                           |  |  |  |
|                                                        | AD11             | OH /<br>IH | St/B | External Bus Interface Address/Data Line 11                                                                                                                        |  |  |  |
|                                                        | U1C0_DX1D        | I          | St/B | USIC1 Channel 0 Shift Clock Input                                                                                                                                  |  |  |  |
|                                                        | TMS_B            | IH         | St/B | JTAG Test Mode Selection Input<br>If JTAG pos. B is selected during start-up, an<br>internal pull-up device will hold this pin high when<br>nothing is driving it. |  |  |  |



|                          | -                    | ,                    |                         |                  |
|--------------------------|----------------------|----------------------|-------------------------|------------------|
| Address Area             | Start Loc.           | End Loc.             | Area Size <sup>2)</sup> | Notes            |
| MultiCAN alternate regs. | 20'8000 <sub>H</sub> | 20'AFFF <sub>H</sub> | 12 Kbytes               | Accessed via EBC |
| Reserved                 | 20'6800 <sub>H</sub> | 20'7FFF <sub>H</sub> | 6 Kbytes                |                  |
| MultiCAN registers       | 20'0000 <sub>H</sub> | 20'3FFF <sub>H</sub> | 16 Kbytes               | Accessed via EBC |
| External memory area     | 01'0000 <sub>H</sub> | 1F'FFFF <sub>H</sub> | 1984 Kbytes             |                  |
| SFR area                 | 00'FE00 <sub>H</sub> | 00'FFFF <sub>H</sub> | 0.5 Kbytes              |                  |
| Dualport RAM (DPRAM)     | 00'F600 <sub>H</sub> | 00'FDFF <sub>H</sub> | 2 Kbytes                |                  |
| Reserved for DPRAM       | 00'F200 <sub>H</sub> | 00'F5FF <sub>H</sub> | 1 Kbytes                |                  |
| ESFR area                | 00'F000 <sub>H</sub> | 00'F1FF <sub>H</sub> | 0.5 Kbytes              |                  |
| XSFR area                | 00'E000 <sub>H</sub> | 00'EFFF <sub>H</sub> | 4 Kbytes                |                  |
| Data SRAM (DSRAM)        | 00'8000 <sub>H</sub> | 00'DFFF <sub>H</sub> | 24 Kbytes               |                  |
| External memory area     | 00'000 <sub>H</sub>  | 00'7FFF <sub>H</sub> | 32 Kbytes               |                  |

# Table 8XC2768X Memory Map (cont'd)1)

1) Accesses to the shaded areas are reserved. In devices with external bus interface these accesses generate external bus accesses.

2) The areas marked with "<" are slightly smaller than indicated, see column "Notes".

3) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>).

4) Several pipeline optimizations are not active within the external IO area. This is necessary to control external peripherals properly.

This common memory space consists of 16 Mbytes organized as 256 segments of 64 Kbytes; each segment contains four data pages of 16 Kbytes. The entire memory space can be accessed bytewise or wordwise. Portions of the on-chip DPRAM and the register spaces (ESFR/SFR) additionally are directly bit addressable.

The internal data memory areas and the Special Function Register areas (SFR and ESFR) are mapped into segment 0, the system segment.

The Program Management Unit (PMU) handles all code fetches and, therefore, controls access to the program memories such as Flash memory and PSRAM.

The Data Management Unit (DMU) handles all data transfers and, therefore, controls access to the DSRAM and the on-chip peripherals.

Both units (PMU and DMU) are connected to the high-speed system bus so that they can exchange data. This is required if operands are read from program memory, code or data is written to the PSRAM, code is fetched from external memory, or data is read from or written to external resources. These include peripherals on the LXBus such as USIC or MultiCAN. The system bus allows concurrent two-way communication for maximum transfer performance.



### **Memory Content Protection**

The contents of on-chip memories can be protected against soft errors (induced e.g. by radiation) by activating the parity mechanism or the Error Correction Code (ECC).

The parity mechanism can detect a single-bit error and prevent the software from using incorrect data or executing incorrect instructions.

The ECC mechanism can detect and automatically correct single-bit errors. This supports the stable operation of the system.

It is strongly recommended to activate the ECC mechanism wherever possible because this dramatically increases the robustness of an application against such soft errors.



# 3.3 Central Processing Unit (CPU)

The core of the CPU consists of a 5-stage execution pipeline with a 2-stage instructionfetch pipeline, a 16-bit arithmetic and logic unit (ALU), a 32-bit/40-bit multiply and accumulate unit (MAC), a register-file providing three register banks, and dedicated SFRs. The ALU features a multiply-and-divide unit, a bit-mask generator, and a barrel shifter.



Figure 3 CPU Block Diagram



# 3.4 Memory Protection Unit (MPU)

The XC2768X's Memory Protection Unit (MPU) protects user-specified memory areas from unauthorized read, write, or instruction fetch accesses. The MPU can protect the whole address space including the peripheral area. This completes established mechanisms such as the register security mechanism or stack overrun/underrun detection.

Four Protection Levels support flexible system programming where operating system, low level drivers, and applications run on separate levels. Each protection level permits different access restrictions for instructions and/or data.

Every access is checked (if the MPU is enabled) and an access violating the permission rules will be marked as invalid and leads to a protection trap.

A set of protection registers for each protection level specifies the address ranges and the access permissions. Applications requiring more than 4 protection levels can dynamically re-program the protection registers.

# 3.5 Memory Checker Module (MCHK)

The XC2768X's Memory Checker Module calculates a checksum (fractional polynomial division) on a block of data, often called Cyclic Redundancy Code (CRC). It is based on a 32-bit linear feedback shift register and may, therefore, also be used to generate pseudo-random numbers.

The Memory Checker Module is a 16-bit parallel input signature compression circuitry which enables error detection within a block of data stored in memory, registers, or communicated e.g. via serial communication lines. It reduces the probability of error masking due to repeated error patterns by calculating the signature of blocks of data.

The polynomial used for operation is configurable, so most of the commonly used polynomials may be used. Also, the block size for generating a CRC result is configurable via a local counter. An interrupt may be generated if testing the current data block reveals an error.

An autonomous CRC compare circuitry is included to enable redundant error detection, e.g. to enable higher safety integrity levels.

The Memory Checker Module provides enhanced fault detection (beyond parity or ECC) for data and instructions in volatile and non volatile memories. This is especially important for the safety and reliability of embedded systems.



# 3.9 Capture/Compare Units CCU6x

The XC2768X types feature the CCU60, CCU61, CCU62 and CCU63 unit(s).

CCU6 is a high-resolution capture and compare unit with application-specific modes. It provides inputs to start the timers synchronously, an important feature in devices with several CCU6 modules.

The module provides two independent timers (T12, T13), that can be used for PWM generation, especially for AC motor control. Additionally, special control modes for block commutation and multi-phase machines are supported.

## **Timer 12 Features**

- Three capture/compare channels, where each channel can be used either as a capture or as a compare channel.
- Supports generation of a three-phase PWM (six outputs, individual signals for highside and low-side switches)
- 16-bit resolution, maximum count frequency = peripheral clock
- · Dead-time control for each channel to avoid short circuits in the power stage
- Concurrent update of the required T12/13 registers
- Center-aligned and edge-aligned PWM can be generated
- Single-shot mode supported
- Many interrupt request sources
- Hysteresis-like control mode
- Automatic start on a HW event (T12HR, for synchronization purposes)

# **Timer 13 Features**

- One independent compare channel with one output
- 16-bit resolution, maximum count frequency = peripheral clock
- Can be synchronized to T12
- · Interrupt generation at period match and compare match
- Single-shot mode supported
- Automatic start on a HW event (T13HR, for synchronization purposes)

## Additional Features

- Block commutation for brushless DC drives implemented
- Position detection via Hall sensor pattern
- Automatic rotational speed measurement for block commutation
- Integrated error handling
- Fast emergency stop without CPU load via external signal (CTRAP)
- · Control modes for multi-channel AC drives
- · Output levels can be selected and adapted to the power stage















# 3.12 A/D Converters

For analog signal measurement, up to two 10-bit A/D converters (ADC0, ADC1) with 11 + 5 multiplexed input channels and a sample and hold circuit have been integrated on-chip. 4 inputs can be converted by both A/D converters. Conversions use the successive approximation method. The sample time (to charge the capacitors) and the conversion time are programmable so that they can be adjusted to the external circuit. The A/D converters can also operate in 8-bit conversion mode, further reducing the conversion time.

Several independent conversion result registers, selectable interrupt requests, and highly flexible conversion sequences provide a high degree of programmability to meet the application requirements. Both modules can be synchronized to allow parallel sampling of two input channels.

For applications that require more analog input channels, external analog multiplexers can be controlled automatically. For applications that require fewer analog input channels, the remaining channel inputs can be used as digital input port pins.

The A/D converters of the XC2768X support two types of request sources which can be triggered by several internal and external events.

- Parallel requests are activated at the same time and then executed in a predefined sequence.
- Queued requests are executed in a user-defined sequence.

In addition, the conversion of a specific channel can be inserted into a running sequence without disturbing that sequence. All requests are arbitrated according to the priority level assigned to them.

Data reduction features reduce the number of required CPU access operations allowing the precise evaluation of analog inputs (high conversion rate) even at a low CPU speed. Result data can be reduced by limit checking or accumulation of results.

The Peripheral Event Controller (PEC) can be used to control the A/D converters or to automatically store conversion results to a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer. Each A/D converter contains eight result registers which can be concatenated to build a result FIFO. Wait-for-read mode can be enabled for each result register to prevent the loss of conversion data.

In order to decouple analog inputs from digital noise and to avoid input trigger noise, those pins used for analog input can be disconnected from the digital input stages. This can be selected for each pin separately with the Port x Digital Input Disable registers.

The Auto-Power-Down feature of the A/D converters minimizes the power consumption when no conversion is in progress.

Broken wire detection for each channel and a multiplexer test mode provide information to verify the proper operation of the analog signal sources (e.g. a sensor system).



# 3.14 MultiCAN Module

The MultiCAN module contains independently operating CAN nodes with Full-CAN functionality which are able to exchange Data and Remote Frames using a gateway function. Transmission and reception of CAN frames is handled in accordance with CAN specification V2.0 B (active). Each CAN node can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers.

All CAN nodes share a common set of message objects. Each message object can be individually allocated to one of the CAN nodes. Besides serving as a storage container for incoming and outgoing frames, message objects can be combined to build gateways between the CAN nodes or to set up a FIFO buffer.

Note: The number of CAN nodes and message objects depends on the selected device type.

The message objects are organized in double-chained linked lists, where each CAN node has its own list of message objects. A CAN node stores frames only into message objects that are allocated to its own message object list and it transmits only messages belonging to this message object list. A powerful, command-driven list controller performs all message object list operations.



Figure 9 Block Diagram of MultiCAN Module



Table 11

# **Functional Description**

| Mnemonic     | Description                         | Bytes |  |  |  |
|--------------|-------------------------------------|-------|--|--|--|
| NOP          | Null operation                      | 2     |  |  |  |
| CoMUL/CoMAC  | Multiply (and accumulate)           | 4     |  |  |  |
| CoADD/CoSUB  | Add/Subtract                        | 4     |  |  |  |
| Co(A)SHR     | (Arithmetic) Shift right            | 4     |  |  |  |
| CoSHL        | Shift left                          | 4     |  |  |  |
| CoLOAD/STORE | Load accumulator/Store MAC register | 4     |  |  |  |
| CoCMP        | Compare                             | 4     |  |  |  |
| CoMAX/MIN    | Maximum/Minimum                     | 4     |  |  |  |
| CoABS/CoRND  | Absolute value/Round accumulator    | 4     |  |  |  |
| CoMOV        | Data move                           | 4     |  |  |  |
| CoNEG/NOP    | Negate accumulator/Null operation   | 4     |  |  |  |

Instruction Set Summary (cont'd)

#### The Enter Power Down Mode instruction is not used in the XC2768X, due to the enhanced power control scheme. PWRDN will be correctly decoded, but will trigger no action.



- 1) These parameter values cover the complete operating range. Under relaxed operating conditions (room temperature, nominal supply voltage) the typical values can be used for calculation.
- 2) The sum of DNL/INL/GAIN/OFF errors does not exceed the related TUE total unadjusted error.
- If a reduced analog reference voltage between 1 V and V<sub>DDPA</sub> / 2 is used, there is an additional decrease of the ADC speed and accuracy.
- 4) If the analog reference voltage is below V<sub>DDPA</sub> but still in the range of V<sub>DDPA</sub> / 2 and V<sub>DDPA</sub>, the ADC errors increase. Reducing the reference voltage by a factor k (k < 1) increases TUE, DNL, INL, Gain and Offset errors by a factor 1/k.</p>
- 5) If the analog reference voltage is above  $V_{\text{DDPA}}$ , the ADC errors increase.
- 6) TUE is based on 12-bit conversions.

TUE is tested at  $V_{AREF} = V_{DDPA} = 5.0 \text{ V}$ ,  $V_{AGND} = 0 \text{ V}$ . It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see  $I_{OV}$  specification) does not exceed 10 mA, and if  $V_{AREF}$  and  $V_{AGND}$  remain stable during the measurement time.

| Parameter                                               | Symbol                     |      | Values |      | Unit | Note /                              |
|---------------------------------------------------------|----------------------------|------|--------|------|------|-------------------------------------|
|                                                         |                            | Min. | Тур.   | Max. |      | Test Condition                      |
| Input resistance of the selected analog channel         | R <sub>AIN</sub> CC        | _    | 1.4    | 2.5  | kΩ   | not subject to<br>production test   |
| Input resistance of the reference input                 | R <sub>AREF</sub><br>CC    | -    | 0.8    | 1.7  | kΩ   | not subject to<br>production test   |
| Differential Non-Linearity<br>Error <sup>2)3)4)5)</sup> | EA <sub>DNL</sub>  <br>CC  | -    | 1.5    | 3.0  | LSB  | not subject to<br>production test   |
| Gain Error <sup>2)3)4)5)</sup>                          | EA <sub>GAIN</sub>  <br>CC | _    | 0.5    | 3.5  | LSB  | not subject to<br>production test   |
| Integral Non-Linearity<br>2)3)4)5)                      | EA <sub>INL</sub>  <br>CC  | _    | 1.5    | 3.0  | LSB  | not subject to<br>production test   |
| Offset Error <sup>2)3)4)5)</sup>                        | EA <sub>OFF</sub>  <br>CC  | -    | 1.0    | 4.0  | LSB  | not subject to production test      |
| Total Unadjusted Error <sup>3)4)</sup>                  | TUE <br>CC                 | -    | 2.5    | 4    | LSB  | 6)                                  |
| Analog clock frequency                                  | $f_{\sf ADCI}{\sf SR}$     | 2    | -      | 16.7 | MHz  | Std. reference input ( $V_{AREF}$ ) |
|                                                         |                            | 2    | -      | 12.1 | MHz  | Alt. reference<br>input (CH0)       |

### Table 22 ADC Parameters for Lower Voltage Range



| Parameter                                    | Symbol              | Values |      |      | Unit | Note /         |
|----------------------------------------------|---------------------|--------|------|------|------|----------------|
|                                              |                     | Min.   | Тур. | Max. |      | Test Condition |
| Wakeup time from analog powerdown, fast mode | t <sub>WAF</sub> CC | -      | -    | 8.5  | μS   |                |
| Wakeup time from analog powerdown, slow mode | t <sub>WAS</sub> CC | -      | -    | 15   | μS   |                |

### Table 22ADC Parameters for Lower Voltage Range (cont'd)

 These parameter values cover the complete operating range. Under relaxed operating conditions (room temperature, nominal supply voltage) the typical values can be used for calculation.

- 2) The sum of DNL/INL/GAIN/OFF errors does not exceed the related TUE total unadjusted error.
- If a reduced analog reference voltage between 1 V and V<sub>DDPA</sub> / 2 is used, there is an additional decrease of the ADC speed and accuracy.
- 4) If the analog reference voltage is below V<sub>DDPA</sub> but still in the range of V<sub>DDPA</sub> / 2 and V<sub>DDPA</sub>, the ADC errors increase. Reducing the reference voltage by a factor k (k < 1) increases TUE, DNL, INL, Gain and Offset errors by a factor 1/k.</p>
- 5) If the analog reference voltage is above  $V_{\text{DDPA}}$ , the ADC errors increase.

6) TUE is based on 12-bit conversions.

TUE is tested at  $V_{AREF} = V_{DDPA} = 3.3 \text{ V}$ ,  $V_{AGND} = 0 \text{ V}$ . It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see  $I_{OV}$  specification) does not exceed 10 mA, and if  $V_{AREF}$  and  $V_{AGND}$  remain stable during the measurement time.



Figure 13 Equivalent Circuitry for Analog Inputs



# 4.5 Flash Memory Parameters

The XC2768X is delivered with all Flash sectors erased and with no protection installed.

The data retention time of the XC2768X's Flash memory (i.e. the time after which stored data can still be retrieved) depends on the number of times the Flash memory has been erased and programmed.

Note: These parameters are not subject to production test but verified by design and/or characterization.

Note: Operating Conditions apply.

| Parameter                                                  | Symbol                   |      | Values          |                 | Unit       | Note /<br>Test Condition                                 |
|------------------------------------------------------------|--------------------------|------|-----------------|-----------------|------------|----------------------------------------------------------|
|                                                            |                          | Min. | Тур.            | Max.            |            |                                                          |
| Parallel Flash module                                      | $N_{\rm PP}{\rm SR}$     | -    | -               | 5 <sup>1)</sup> |            | $N_{\rm FL_RD} \leq 1$                                   |
| program/erase limit<br>depending on Flash read<br>activity |                          | _    | _               | 1 <sup>2)</sup> |            | N <sub>FL_RD</sub> > 1                                   |
| Flash erase endurance for security pages                   | $N_{\rm SEC}{ m SR}$     | 10   | -               | -               | cycle<br>s | $t_{RET} \ge 20$ years                                   |
| Flash wait states <sup>3)</sup>                            | $N_{\rm WSFLAS}$         | 1    | -               | -               |            | $f_{SYS} \le 8 \text{ MHz}$                              |
|                                                            | <sub>H</sub> SR          | 2    | -               | -               |            | $f_{\rm SYS} \le$ 13 MHz                                 |
|                                                            |                          | 3    | -               | -               |            | $f_{\rm SYS} \le$ 17 MHz                                 |
|                                                            |                          | 4    | -               | -               |            | $f_{\rm SYS}$ > 17 MHz                                   |
| Flash wait state                                           | N <sub>WSFLE</sub><br>SR | 0    | -               | -               |            | $f_{\rm SYS} \le$ 80 MHz                                 |
| extension <sup>4)</sup>                                    |                          | 1    | -               | -               |            | f <sub>SYS</sub> > 80 MHz;<br>f <sub>SYS</sub> ≤ 128 MHz |
| Erase time per<br>sector/page                              | $t_{\sf ER}\sf CC$       | -    | 7 <sup>5)</sup> | 8.0             | ms         |                                                          |
| Programming time per page                                  | t <sub>PR</sub> CC       | -    | 3 <sup>5)</sup> | 3.5             | ms         |                                                          |
| Data retention time                                        | t <sub>RET</sub> CC      | 20   | -               | -               | year<br>s  | $N_{\rm Er} \le 1\ 000$ cycles                           |
| Drain disturb limit                                        | $N_{\rm DD}{ m SR}$      | 32   | -               | -               | cycle<br>s |                                                          |

### Table 27Flash Parameters



# 4.6 AC Parameters

These parameters describe the dynamic behavior of the XC2768X.

# 4.6.1 Testing Waveforms

These values are used for characterization and production testing (except pin XTAL1).



Figure 14 Input Output Waveforms







# 4.6.5.1 Bus Cycle Control with the READY Input

The duration of an external bus cycle can be controlled by the external circuit using the READY input signal. The polarity of this input signal can be selected.

Synchronous READY permits the shortest possible bus cycle but requires the input signal to be synchronous to the reference signal CLKOUT.

An asynchronous READY signal puts no timing constraints on the input signal but incurs a minimum of one waitstate due to the additional synchronization stage. The minimum duration of an asynchronous READY signal for safe synchronization is one CLKOUT period plus the input setup time.

An active READY signal can be deactivated in response to the trailing (rising) edge of the corresponding command ( $\overline{RD}$  or  $\overline{WR}$ ).

If the next bus cycle is controlled by READY, an active READY signal must be disabled before the first valid sample point in the next bus cycle. This sample point depends on the programmed phases of the next cycle.