Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 3158 | | Number of Logic Elements/Cells | 50528 | | Total RAM Bits | 594432 | | Number of I/O | 294 | | Number of Gates | - | | Voltage - Supply | 1.15V ~ 1.25V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-FBGA | | Supplier Device Package | 484-UBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep2c50u484c7n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Advanced I/O Standard Support** Table 2–17 shows the I/O standards supported by Cyclone II devices and which I/O pins support them. | Table 2–17. Cyclone II Supported I/O Standards & Constraints (Part 1 of 2) | | | | | | | | | | |----------------------------------------------------------------------------|-----------------------|-------------------------|--------|--------------------------|------------------|---------------|--------------|------------------|--| | I/O Chandaud | _ | V <sub>ccio</sub> Level | | Top & Bottom<br>I/O Pins | | Side I/O Pins | | | | | I/O Standard | Туре | Input | Output | CLK,<br>DQS | User I/O<br>Pins | CLK,<br>DQS | PLL_OUT | User I/O<br>Pins | | | 3.3-V LVTTL and LVCMOS (1) | Single ended | 3.3 V/<br>2.5 V | 3.3 V | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | 2.5-V LVTTL and LVCMOS | Single ended | 3.3 V/<br>2.5 V | 2.5 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | 1.8-V LVTTL and LVCMOS | Single ended | 1.8 V/<br>1.5 V | 1.8 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | 1.5-V LVCMOS | Single ended | 1.8 V/<br>1.5 V | 1.5 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | SSTL-2 class I | Voltage referenced | 2.5 V | 2.5 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | SSTL-2 class II | Voltage<br>referenced | 2.5 V | 2.5 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | SSTL-18 class I | Voltage referenced | 1.8 V | 1.8 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | ✓ | | | SSTL-18 class II | Voltage referenced | 1.8 V | 1.8 V | <b>✓</b> | <b>✓</b> | (2) | (2) | (2) | | | HSTL-18 class I | Voltage referenced | 1.8 V | 1.8 V | ~ | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | HSTL-18 class II | Voltage referenced | 1.8 V | 1.8 V | ~ | <b>✓</b> | (2) | (2) | (2) | | | HSTL-15 class I | Voltage referenced | 1.5 V | 1.5 V | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | HSTL-15 class II | Voltage referenced | 1.5 V | 1.5 V | ~ | <b>✓</b> | (2) | (2) | (2) | | | PCI and PCI-X (1) (3) | Single ended | 3.3 V | 3.3 V | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | Differential SSTL-2 class I or | Pseudo | (5) | 2.5 V | | | | <b>✓</b> | | | | class II | differential (4) | 2.5 V | (5) | <b>(</b> 6) | | <b>(</b> 6) | | | | | Differential SSTL-18 class I | Pseudo | (5) | 1.8 V | | | | <b>√</b> (7) | | | | or class II | differential (4) | 1.8 V | (5) | <b>(</b> 6) | | <b>(</b> 6) | | | | Cyclone II devices also use the JTAG port to monitor the logic operation of the device with the SignalTap $^{\$}$ II embedded logic analyzer. Cyclone II devices support the JTAG instructions shown in Table 3–1. | Table 3–1. Cyclone | II JTAG Instructions | (Part 1 of 2) | |--------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Instruction Code | Description | | SAMPLE/PRELOAD | 00 0000 0101 | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap II embedded logic analyzer. | | EXTEST (1) | 00 0000 1111 | Allows the external circuitry and board-level interconnects to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS | 11 1111 1111 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation. | | USERCODE | 00 0000 0111 | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | IDCODE | 00 0000 0110 | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | HIGHZ (1) | 00 0000 1011 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation, while tri-stating all of the I/O pins. | | CLAMP (1) | 00 0000 1010 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation while holding I/O pins to a state defined by the data in the boundary-scan register. | | ICR instructions | | Used when configuring a Cyclone II device via the JTAG port with a USB Blaster <sup>™</sup> , ByteBlaster <sup>™</sup> II, MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or JBC File via an embedded processor. | | PULSE_NCONFIG | 00 0000 0001 | Emulates pulsing the nCONFIG pin low to trigger reconfiguration even though the physical pin is unaffected. | | Table 5–16. LE_FF Internal Timing Microparameters (Part 2 of 2) | | | | | | | | | |-----------------------------------------------------------------|--------------------|-----|----------|-----------|----------|------|------|--| | Doromotor | -6 Speed Grade (1) | | -7 Speed | Grade (2) | –8 Speed | Hait | | | | Parameter | Min | Max | Min | Max | Min | Max | Unit | | | TPRE | 191 | _ | 244 | _ | 244 | _ | ps | | | | _ | _ | 217 | _ | 244 | _ | ps | | | TCLKL | 1000 | _ | 1242 | _ | 1242 | _ | ps | | | | _ | _ | 1111 | _ | 1242 | _ | ps | | | TCLKH | 1000 | _ | 1242 | _ | 1242 | _ | ps | | | | _ | _ | 1111 | _ | 1242 | _ | ps | | | tLUT | 180 | 438 | 172 | 545 | 172 | 651 | ps | | | | _ | _ | 180 | _ | 180 | _ | ps | | #### Notes to Table 5-16: - (1) For the -6 speed grades, the minimum timing is for the commercial temperature grade. The -7 speed grade devices offer the automotive temperature grade. The -8 speed grade devices offer the industrial temperature grade. - For each parameter of the -7 speed grade columns, the value in the first row represents the minimum timing parameter for automotive devices. The second row represents the minimum timing parameter for commercial - (3) For each parameter of the -8 speed grade columns, the value in the first row represents the minimum timing parameter for industrial devices. The second row represents the minimum timing parameter for commercial | Table 5–17. IOE Internal Timing Microparameters (Part 1 of 2) | | | | | | | | |---------------------------------------------------------------|----------|-----------|----------|-----------|----------|------|------| | Davamatar | -6 Speed | Grade (1) | -7 Speed | Grade (2) | -8 Speed | 1114 | | | Parameter | Min Max | | Min Max | | Min Max | | Unit | | TSU | 76 | _ | 101 | _ | 101 | _ | ps | | | _ | _ | 89 | _ | 101 | _ | ps | | TH | 88 | _ | 106 | _ | 106 | _ | ps | | | _ | _ | 97 | _ | 106 | _ | ps | | TCO | 99 | 155 | 95 | 171 | 95 | 187 | ps | | | _ | _ | 99 | _ | 99 | _ | ps | | TPIN2COMBOUT_R | 384 | 762 | 366 | 784 | 366 | 855 | ps | | | _ | _ | 384 | _ | 384 | _ | ps | | TPIN2COMBOUT_C | 385 | 760 | 367 | 783 | 367 | 854 | ps | | | _ | _ | 385 | _ | 385 | _ | ps | | TCOMBIN2PIN_R | 1344 | 2490 | 1280 | 2689 | 1280 | 2887 | ps | | | _ | _ | 1344 | _ | 1344 | _ | ps | Table 5–19. M4K Block Internal Timing Microparameters (Part 2 of 3) -6 Speed Grade (1) -7 Speed Grade (2) -8 Speed Grade (3) Parameter Unit Min Max Min Max Min Max TM4KBEH 234 267 267 ps 250 267 ps TM4KDATAASU 35 46 46 ps 40 46 ps TM4KDATAAH 234 267 267 ps 250 267 ps TM4KADDRASU 35 46 46 ps 40 46 ps TM4KADDRAH 234 267 267 ps 250 267 ps TM4KDATABSU 35 46 46 ps 40 46 ps TM4KDATABH 234 267 267 ps 250 267 ps TM4KRADDRBSU 46 35 46 ps 40 46 ps TM4KRADDRBH 234 267 267 ps 250 267 ps TM4KDATACO1 724 445 826 445 930 466 ps 466 466 ps 2345 TM4KDATACO2 3680 2234 4157 2234 4636 ps 2345 2345 ps TM4KCLKH 1923 2769 2769 ps 2307 2769 ps ps TM4KCLKL 1923 2769 2769 2307 2769 ps | Table 5–45. Maximum Output Clock Toggle Rate on Cyclone II Devices (Part 4 of 4) | | | | | | | | | | | | |----------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------------|----------------------|----------------------|--| | | | Maximum Output Clock Toggle Rate on Cyclone II Devices (MHz) | | | | | | | | | | | I/O Standard | Drive | Column I/O Pins (1) | | | Row I/O Pins (1) | | | Dedicated Clock<br>Outputs | | | | | · | Strength | -6<br>Speed<br>Grade | -7<br>Speed<br>Grade | –8<br>Speed<br>Grade | -6<br>Speed<br>Grade | -7<br>Speed<br>Grade | –8<br>Speed<br>Grade | -6<br>Speed<br>Grade | -7<br>Speed<br>Grade | -8<br>Speed<br>Grade | | | 1.5V_ | 8 mA | 210 | 170 | 140 | 210 | 170 | 140 | 210 | 170 | 140 | | | DIFFERENTIAL_HSTL<br>_CLASS_I | 10 mA | 220 | 180 | 150 | _ | _ | _ | _ | _ | _ | | | _0LA00_1 | 12 mA | 230 | 190 | 160 | _ | _ | _ | _ | _ | _ | | | 1.5V_<br>DIFFERENTIAL_HSTL<br>_CLASS_II | 16 mA | 210 | 170 | 140 | _ | _ | _ | _ | _ | _ | | | LVDS | _ | 400 | 340 | 280 | 400 | 340 | 280 | 400 | 340 | 280 | | | RSDS | _ | 400 | 340 | 280 | 400 | 340 | 280 | 400 | 340 | 280 | | | MINI_LVDS | _ | 400 | 340 | 280 | 400 | 340 | 280 | 400 | 340 | 280 | | | SIMPLE_RSDS | _ | 380 | 320 | 260 | 380 | 320 | 260 | 380 | 320 | 260 | | | 1.2V_HSTL | _ | 80 | 80 | 80 | _ | _ | _ | _ | _ | _ | | | 1.2V_<br>DIFFERENTIAL_HSTL | _ | 80 | 80 | 80 | _ | _ | _ | _ | _ | _ | | | PCI | _ | _ | _ | _ | 350 | 315 | 280 | 350 | 315 | 280 | | | PCI-X | _ | _ | _ | _ | 350 | 315 | 280 | 350 | 315 | 280 | | | LVTTL | OCT_25_<br>OHMS | 360 | 300 | 250 | 360 | 300 | 250 | 360 | 300 | 250 | | | LVCMOS | OCT_25_<br>OHMS | 360 | 300 | 250 | 360 | 300 | 250 | 360 | 300 | 250 | | | 2.5V | OCT_50_<br>OHMS | 240 | 200 | 160 | 240 | 200 | 160 | 240 | 200 | 160 | | | 1.8V | OCT_50_<br>OHMS | 290 | 240 | 200 | 290 | 240 | 200 | 290 | 240 | 200 | | | SSTL_2_CLASS_I | OCT_50_<br>OHMS | 240 | 200 | 160 | 240 | 200 | 160 | _ | _ | _ | | | SSTL_18_CLASS_I | OCT_50_<br>OHMS | 290 | 240 | 200 | 290 | 240 | 200 | _ | _ | _ | | Note to Table 5–45: (1) This is based on single data rate I/Os. PLL Reference Clock at the Input Pin PLL clock at the register clock port (1) External PLL clock outputs at the Output Pin Figure 7–5. Phase Relationship between Cyclone II PLL Clocks in Zero Delay Buffer Mode *Note to Figure 7–5:* The internal clock output(s) can lead or lag the external PLL clock output (PLL<#> OUT) signals. Altera recommends using the same I/O standard on the input and output clocks when using the Cyclone II PLL in zero delay buffer mode. # **No Compensation Mode** In no compensation mode, the PLL does not compensate for any clock networks, which leads to better jitter performance. Because the clock feedback into the PFD does not pass through as much circuitry, both the PLL internal clock outputs and external clock outputs are phase shifted with respect to the PLL clock input. Figure 7–6 shows an example waveform of the PLL clocks' phase relationship in this mode. From the clock sources listed above, only two clock input pins, two PLL clock outputs, one DPCLK or CDPCLK pin, and one source from internal logic can drive into any given clock control blocks, as shown in Figure 7–11. Out of these six inputs to any clock control block, the two clock input pins and two PLL outputs can be dynamic selected to feed a global clock network. The clock control block supports static selection of the DPCLK or CDPCLK pin and the signal from internal logic. Figure 7–13 shows the simplified version of the four clock control blocks on each side of the Cyclone II device periphery. The Cyclone II devices support up to 16 of these clock control blocks and this allows for up to a maximum of 16 global clocks in Cyclone II devices. Clock Input Pins PLL Outputs 3 Clock Control Block Internal Logic Four Clock Control Blocks on Each Side of the Device Figure 7-13. Clock Control Blocks on Each Side of the Cyclone II Device Note to Figure 7-13: The left and right sides of the device have two DPCLK pins, and the top and bottom of the device have four DPCLK pins. #### Global Clock Network Power Down The Cyclone II global clock network can be disabled (powered down) by both static and dynamic approaches. When a clock network is powered down, all the logic fed by the clock network is in an off-state, thereby reducing the overall power consumption of the device. The global clock networks that are not used are automatically powered down through configuration bit settings in the configuration file generated by the Quartus II software. The dynamic clock enable or disable feature allows internal logic to synchronously control power up or down on the global clock networks in the Cyclone II device. This function is independent of the PLL and is applied directly on the clock network, as shown in Figure 7–11. The input Figure 8–13. Cyclone II Memory Block in Independent Clock Mode Note (1) #### *Note to Figure 8–13:* (1) Violating the setup or hold time on the memory block address registers could corrupt memory contents. This applies to both read and write operations. Figure 8–14. Cyclone II Input/Output Clock Mode in True Dual-Port Mode Note (1) ## Note to Figure 8–14: (1) Violating the setup or hold time on the memory block address registers could corrupt memory contents. This applies to both read and write operations. ## Single-Clock Mode Cyclone II memory blocks support single-clock mode for true dual-port, simple dual-port, and single-port memory. In this mode, a single clock, together with a clock enable, controls all registers of the memory block. This mode does not support asynchronous clear signals for the registers. Figures 8–18 through 8–20 show the memory block in single-clock mode for true dual-port, simple dual-port, and single-port modes, respectively. Figure 9-5. Data & Clock Relationship During a QDRII SRAM Report #### *Notes to Figure 9–5:* - (1) The timing parameter nomenclature is based on the Cypress QDRII SRAM data sheet for CY7C1313V18. - (2) $t_{CO}$ is the data clock-to-out time and $t_{DOH}$ is the data output hold time between burst. - (3) $t_{\rm CLZ}$ and $t_{\rm CHZ}$ are bus turn-on and turn-off times, respectively. - (4) t<sub>COD</sub> is the skew between CQn and data edges. - (5) $t_{CCQO}$ and $t_{CQOH}$ are skew measurements between the C or C# clocks (or the K or K# clocks in single-clock mode) and the CQ or CQn clocks. When writing to QDRII SRAM devices, the write clock generates the data while the K clock is 90° shifted from the write clock, creating a centeraligned arrangement. directly to the clock control block. For the larger Cyclone II devices, the corner DQS signals are multiplexed before they are routed to the clock control block. When you use the corner DQS pins for DDR implementation, there is a degradation in the performance of the memory interface. The clock control block is used to select from a number of input clock sources, in this case either PLL clock outputs or DQS pins, to drive onto the global clock bus. Figure 9–7 shows the corner DQS signal mappings for EP2C15 through EP2C70 devices. Figure 9-7. Corner DQS Signal Mapping for EP2C15-EP2C70 Devices #### *Notes to Figure 9–7:* - (1) There are four control blocks on each side. - (2) There are a total of 16 global clocks available. - (3) Only one of the corner DQS pins in each corner can feed the clock control block at a time. The other DQS pins can be used as general purpose I/O pins. - (4) PLL resource can be lost if all DQS pins from one side are used at the same time. - (5) Top/bottom and side IOE have different timing. Figure 9–16. Bidirectional DDR Implementation for DDR Memory Interfaces Note (1) Note to Figure 9-16: (1) You can use the altdq and altdqs megafunctions to generate the DQ and DQS signals. Figure 9–17 shows example waveforms from a bidirectional DDR implementation. # Referenced Documents This chapter references the following documents: - Altera Reliability Report - AN 75: High-Speed Board Designs - Cyclone II Architecture chapter in volume 1 of the Cyclone II Device Handbook - Cyclone II Device Family Data Sheet, section 1 of the Cyclone II Device Handbook - DC Characteristics and Timing Specifications chapter in volume 1 of the Cyclone II Device Handbook - External Memory Interfaces chapter in volume 1 of the Cyclone II Device Handbook - High Speed Differential Interfaces in Cyclone II Devices chapter in volume 1 of the Cyclone II Device Handbook - Hot Socketing & Power-On Reset chapter in volume 1 of the Cyclone II Device Handbook - I/O Management chapter in volume 2 of the Quartus II Handbook # Document Revision History Table 10–13 shows the revision history for this document. | Table 10-13. D | ocument Revision History | | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | February 2008<br>v2.4 | <ul> <li>Added "Referenced Documents" section.</li> <li>Updated "Differential Pad Placement<br/>Guidelines" section.</li> </ul> | _ | | February 2007<br>v2.3 | <ul> <li>Added document revision history.</li> <li>Updated "Introduction" and its feetpara note.</li> <li>Updated Note (2) in Table 10–4.</li> <li>Updated "Differential LVPECL" section.</li> <li>Updated "Differential Pad Placement Guidelines" section.</li> <li>Updated "Output Pads" section.</li> <li>Added new section "5.0-V Device Compatibility" with two new figures.</li> </ul> | <ul> <li>Added reference detail for ESD specifications.</li> <li>Added information about differential placement restrictions applying only to pins in the same bank.</li> <li>Added information that Cyclone II device supports LVDS on clock inputs at 3.3V V<sub>CCIO</sub>.</li> <li>Added more information on DC placement guidelines.</li> <li>Added information stating SSTL and HSTL outputs can be closer than 2 pads from V<sub>REF</sub>.</li> <li>Added 5.0 Device tolerence solution.</li> </ul> | Figures 11–14 and 11–15 show differential HSTL class I and II interfaces, respectively. Figure 11-14. Differential HSTL Class I Interface Figure 11-15. Differential HSTL Class II Interface # High-Speed I/O Timing in Cyclone II Devices This section discusses the timing budget, waveforms, and specifications for source-synchronous signaling in Cyclone II devices. LVDS, LVPECL, RSDS, and mini-LVDS I/O standards enable high-speed data transmission. Timing for these high-speed signals is based on skew between the data and the clock signals. High-speed differential data transmission requires timing parameters provided by integrated circuit (IC) vendors and requires consideration of board skew, cable skew, and clock jitter. This section provides details on high-speed I/O standards timing parameters in Cyclone II devices. # Section V. DSP This section provides information for design and optimization of digital signal processing (DSP) functions and arithmetic operations using the embedded multiplier blocks. This section includes the following chapter: Chapter 12, Embedded Multipliers in Cyclone II Devices # **Revision History** Refer to each chapter for its own specific revision history. For information on when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the complete handbook. Altera Corporation Section V–1 For more information on configuration issues, see the *Debugging Configuration Problems* chapter of the *Configuration Handbook* and the FPGA Configuration Troubleshooter on the Altera web site (www.altera.com). ## **Multiple Device AS Configuration** You can configure multiple Cyclone II devices using a single serial configuration device. You can cascade multiple Cyclone II devices using the chip-enable (nCE) and chip-enable-out (nCEO) pins. Connect the nCE pin of the first device in the chain to ground and connect the nCEO pin to the nCE pin of the next device in the chain. Use an external 10-k $\Omega$ pull-up resistor to pull the nCEO signal high to its $V_{CCIO}$ level to help the internal weak pull-up resistor. When the first device captures all of its configuration data from the bitstream, it transitions its nCEO pin low, initiating the configuration of the next device in the chain. You can leave the nCEO pin of the last device unconnected or use it as a user I/O pin after configuration if the last device in chain is a Cyclone II device. The Quartus II software sets the Cyclone II device <code>nCEO</code> pin as an output pin driving to ground by default. If the device is in a chain, and the <code>nCEO</code> pin is connected to the next device's <code>nCE</code> pin, you must make sure that the <code>nCEO</code> pin is not used as a user I/O pin after configuration. The software setting is in the <code>Dual-Purpose Pins</code> tab of the <code>Device & Pin Options</code> dialog box in Quartus II software. The first Cyclone II device in the chain is the configuration master and controls the configuration of the entire chain. Select the AS configuration scheme for the first Cyclone II device and the PS configuration scheme for the remaining Cyclone II devices (configuration slaves). Any other Altera® device that supports PS configuration can also be part of the chain as a configuration slave. In a multiple device chain, the nCONFIG, nSTATUS, CONF\_DONE, DCLK, and DATAO pins of each device in the chain are connected (see Figure 13–4). Figure 13–4 shows the pin connections for this setup. device also pulls nSTATUS and CONF\_DONE low and tri-states all I/O pins. Once the nCONFIG pin returns to a logic high level and the Cyclone II device releases the nSTATUS pin, the MAX II device can begin reconfiguration. ## Error During Configuration If an error occurs during configuration, the Cyclone II device transitions its <code>nSTATUS</code> pin low, resetting itself internally. The low signal on the <code>nSTATUS</code> pin tells the MAX II device that there is an error. If you turn on the **Auto-restart configuration after error** option in the Quartus II software, the Cyclone II device releases <code>nSTATUS</code> after a reset time-out period (maximum of 40 $\mu$ s). After <code>nSTATUS</code> is released and pulled high by a pull-up resistor, the MAX II device can try to reconfigure the target device without needing to pulse <code>nCONFIG</code> low. If this option is turned off, the MAX II device must generate a low-to-high transition (with a low pulse of at least 2 $\mu$ s) on <code>nCONFIG</code> to restart the configuration process. The MAX II device can also monitor the CONF\_DONE and INIT\_DONE pins to ensure successful configuration. The MAX II device must monitor the Cyclone II device's CONF\_DONE pin to detect errors and determine when programming completes. If all configuration data is sent, but CONF\_DONE or INIT\_DONE do not transition high, the MAX II device must reconfigure the target device. For more information on configuration issues, see the *Debugging Configuration Problems* chapter of the *Configuration Handbook* and the FPGA Configuration Troubleshooter on the Altera web site (www.altera.com). ## Multiple Device PS Configuration Using a MAX II Device as an External Host Figure 13–10 shows how to configure multiple devices using a MAX II device. This circuit is similar to the PS configuration circuit for a single device, except Cyclone II devices are cascaded for multiple device configuration. ## **PS Configuration Using a Download Cable** In PS configuration, an intelligent host (e.g., a PC) can use a download cable to transfer data from a storage device to the Cyclone II device. You can use the Altera USB-Blaster universal serial bus (USB) port download cable, MasterBlaster<sup>TM</sup> serial/USB communications cable, ByteBlaster II parallel port download cable, or the ByteBlasterMV<sup>TM</sup> parallel port as a download cable. Upon power up, the Cyclone II device goes through POR, which lasts approximately 100 ms for non "A" devices. During POR, the device resets, holds nSTATUS low, and tri-states all user I/O pins. Once the FPGA successfully exits POR, the nSTATUS pin is released and all user I/O pins continue to be tri-stated. The value of the weak pull-up resistors on the I/O pins that are on before and during configuration can be found in the *Cyclone II Device Handbook*. The configuration cycle consists of three stages: reset, configuration, and initialization. While the nCONFIG or nSTATUS pins are low, the device is in reset. To initiate configuration in this scheme, the download cable generates a low-to-high transition on the nCONFIG pin. Make sure $V_{\text{CCINT}}$ and $V_{\text{CCIO}}$ for the banks where the configuration and JTAG pins reside are powered to the appropriate voltage levels in order to begin the configuration process. When nconfig transitions high, the Cyclone II device comes out of reset and begins configuration. The Cyclone II device releases the open-drain nstatus pin, which is then pulled high by an external 10-k $\Omega$ pull-up resistor. Once nstatus transitions high, the Cyclone II device is ready to receive configuration data. The programming hardware or download cable then transmits the configuration data one bit at a time to the device's Datao pin. The configuration data is clocked into the target device until Conf\_done goes high. The Conf\_done pin must have an external 10-k $\Omega$ pull-up resistor in order for the device to initialize. When using a download cable, you cannot use the **Auto-restart configuration after error** option. You must manually restart configuration in the Quartus II software when an error occurs. Additionally, you cannot use the **Enable user-supplied start-up clock (CLKUSR)** option when programming the FPGA using the Quartus II programmer and download cable. This option is disabled in the SOF. Therefore, if you turn on the CLKUSR option, you do not need to provide a clock on CLKUSR when you are configuring the FPGA with the Figure 15–8 shows a 896-pin FineLine BGA package outline. Figure 15-8. 896-Pin FineLine BGA Package Outline