# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                              |
|----------------------------|-----------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                                     |
| Core Size                  | 32-Bit Single-Core                                                                                  |
| Speed                      | 80MHz                                                                                               |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, MMC/SD, QSPI, SAI, SPI, SWPMI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, PWM, WDT                                                          |
| Number of I/O              | 82                                                                                                  |
| Program Memory Size        | 1MB (1M × 8)                                                                                        |
| Program Memory Type        | FLASH                                                                                               |
| EEPROM Size                | -                                                                                                   |
| RAM Size                   | 128K x 8                                                                                            |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                                                        |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                                               |
| Oscillator Type            | Internal                                                                                            |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                   |
| Mounting Type              | Surface Mount                                                                                       |
| Package / Case             | 100-LQFP                                                                                            |
| Supplier Device Package    | 100-LQFP (14x14)                                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l476vgt6u                              |
|                            |                                                                                                     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3 Functional overview

# 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.

With its embedded ARM core, the STM32L476xx family is compatible with all ARM tools and software.

*Figure 1* shows the general block diagram of the STM32L476xx family devices.

# 3.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 processors. It balances the inherent performance advantage of the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz.

# 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



Many features are shared with those of the general-purpose TIMx timers (described in *Section 3.24.2*) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

# 3.24.2 General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17)

There are up to seven synchronizable general-purpose timers embedded in the STM32L476 (see *Table 10* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

• TIM2, TIM3, TIM4 and TIM5

They are full-featured general-purpose timers:

- TIM2 and TIM5 have a 32-bit auto-reload up/downcounter and 32-bit prescaler
- TIM3 and TIM4 have 16-bit auto-reload up/downcounter and 16-bit prescaler.

These timers feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.

The counters can be frozen in debug mode.

All have independent DMA request generation and support quadrature encoders.

• TIM15, 16 and 17

They are general-purpose timers with mid-range features:

They have 16-bit auto-reload upcounters and 16-bit prescalers.

- TIM15 has 2 channels and 1 complementary channel
- TIM16 and TIM17 have 1 channel and 1 complementary channel

All channels can be used for input capture/output compare, PWM or one-pulse mode output.

The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.

The counters can be frozen in debug mode.

## 3.24.3 Basic timers (TIM6 and TIM7)

The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebases.

## 3.24.4 Low-power timer (LPTIM1 and LPTIM2)

The devices embed two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI or an external clock. They are able to wakeup the system from Stop mode.

LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes.

LPTIM2 is active in Stop 0 and Stop 1 mode.



# 3.36 Quad SPI memory interface (QUADSPI)

The Quad SPI is a specialized communication interface targeting single, dual or quad SPI flash memories. It can operate in any of the three following modes:

- Indirect mode: all the operations are performed using the QUADSPI registers
- Status polling mode: the external flash status register is periodically read and an interrupt can be generated in case of flag setting
- Memory-mapped mode: the external flash is memory mapped and is seen by the system as if it were an internal memory

The Quad SPI interface supports:

- Three functional modes: indirect, status-polling, and memory-mapped
- SDR and DDR support
- Fully programmable opcode for both indirect and memory mapped mode
- Fully programmable frame format for both indirect and memory mapped mode
- Each of the 5 following phases can be configured independently (enable, length, single/dual/quad communication)
  - Instruction phase
  - Address phase
  - Alternate bytes phase
  - Dummy cycles phase
  - Data phase
- Integrated FIFO for reception and transmission
- 8, 16, and 32-bit data accesses are allowed
- DMA channel for indirect mode operations
- Programmable masking for external flash flag management
- Timeout management
- Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error





Figure 9. STM32L476Rx LQFP64 pinout<sup>(1)</sup>

1. The above figure shows the package top view.

| Na        | me                                                           | Abbreviation Definition                                                                                                               |                                                               |  |  |  |  |  |  |
|-----------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--|--|--|
| Pin r     | name                                                         | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |                                                               |  |  |  |  |  |  |
|           |                                                              | S                                                                                                                                     | Supply pin                                                    |  |  |  |  |  |  |
| Pin       | type                                                         | I                                                                                                                                     | Input only pin                                                |  |  |  |  |  |  |
|           |                                                              | I/O                                                                                                                                   | Input / output pin                                            |  |  |  |  |  |  |
|           |                                                              | FT                                                                                                                                    | 5 V tolerant I/O                                              |  |  |  |  |  |  |
|           |                                                              | TT                                                                                                                                    | 3.6 V tolerant I/O                                            |  |  |  |  |  |  |
|           |                                                              | В                                                                                                                                     | Dedicated BOOT0 pin                                           |  |  |  |  |  |  |
|           |                                                              | RST Bidirectional reset pin with embedded weak pull-up re                                                                             |                                                               |  |  |  |  |  |  |
| l/⊖ str   | ructure                                                      | Option for TT or FT I/Os                                                                                                              |                                                               |  |  |  |  |  |  |
| 1/0 30    | ucture                                                       | _f <sup>(1)</sup>                                                                                                                     | I/O, Fm+ capable                                              |  |  |  |  |  |  |
|           |                                                              | _  (2)                                                                                                                                | I/O, with LCD function supplied by V <sub>LCD</sub>           |  |  |  |  |  |  |
|           |                                                              | _u <sup>(3)</sup>                                                                                                                     | I/O, with USB function supplied by V <sub>DDUSB</sub>         |  |  |  |  |  |  |
|           |                                                              | _a <sup>(4)</sup>                                                                                                                     | I/O, with Analog switch function supplied by V <sub>DDA</sub> |  |  |  |  |  |  |
|           |                                                              | _s <sup>(5)</sup>                                                                                                                     | I/O supplied only by V <sub>DDIO2</sub>                       |  |  |  |  |  |  |
| No        | otes                                                         | Unless otherwise specified by a note, all I/Os are set as analog inputs during and after reset.                                       |                                                               |  |  |  |  |  |  |
| Pin       | Pin Alternate Functions selected through GPIOx_AFR registers |                                                                                                                                       |                                                               |  |  |  |  |  |  |
| functions | Additional functions                                         | Functions directly selected/enabled through peripheral registers                                                                      |                                                               |  |  |  |  |  |  |

1. The related I/O structures in *Table 15* are: FT\_f, FT\_fa, FT\_fl, FT\_fla.



|        |         | Pin N   | Numb    | er       |         |                                       |                                                  | •             |                                                                 | Pin functions                                                                      |                      |  |
|--------|---------|---------|---------|----------|---------|---------------------------------------|--------------------------------------------------|---------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|--|
| LQFP64 | WLCSP72 | WLCSP81 | LQFP100 | UFBGA132 | LQFP144 | Pin name<br>(function after<br>reset) | Pin type                                         | I/O structure | Notes                                                           | Alternate functions                                                                | Additional functions |  |
| -      | -       | -       | 82      | В9       | 115     | PD1                                   | I/O                                              | FT            | -                                                               | SPI2_SCK,<br>DFSDM_CKIN7,<br>CAN1_TX, FMC_D3,<br>EVENTOUT                          | -                    |  |
| 54     | A3      | A3      | 83      | C8       | 116     | PD2                                   | I/O FT_I - ICD_SEG43,<br>SDMMC1_CMD,<br>EVENTOUT |               | -                                                               |                                                                                    |                      |  |
| -      | -       | -       | 84      | B8       | 117     | PD3                                   | I/O                                              | FT            | SPI2_MISO,<br>DFSDM_DATIN0,<br>USART2_CTS, FMC_CLK,<br>EVENTOUT |                                                                                    | -                    |  |
| -      | -       | E5      | 85      | В7       | 118     | PD4                                   | I/O                                              | FT            | -                                                               | SPI2_MOSI,<br>DFSDM_CKIN0,<br>USART2_RTS_DE,<br>FMC_NOE, EVENTOUT                  | -                    |  |
| -      | -       | D4      | 86      | A6       | 119     | PD5                                   | I/O                                              | FT            | -                                                               | USART2_TX, FMC_NWE,<br>EVENTOUT                                                    | -                    |  |
| -      | -       | -       | -       | -        | 120     | VSS                                   | S                                                | -             | -                                                               | -                                                                                  | -                    |  |
| -      | -       | E4      | -       | -        | 121     | VDD                                   | S                                                | -             | -                                                               | -                                                                                  | -                    |  |
| -      | -       | D5      | 87      | B6       | 122     | PD6                                   | I/O                                              | FT            | -                                                               | DFSDM_DATIN1,<br>USART2_RX,<br>FMC_NWAIT, SAI1_SD_A,<br>EVENTOUT                   | -                    |  |
| -      | -       | D6      | 88      | A5       | 123     | PD7                                   | I/O                                              | FT            | -                                                               | DFSDM_CKIN1,<br>USART2_CK, FMC_NE1,<br>EVENTOUT                                    | -                    |  |
| -      | A4      | A4      | -       | D9       | 124     | PG9                                   | I/O                                              | FT_s          | -                                                               | SPI3_SCK, USART1_TX,<br>FMC_NCE3/FMC_NE2,<br>SAI2_SCK_A,<br>TIM15_CH1N, EVENTOUT   | -                    |  |
| -      | B4      | B4      | -       | D8       | 125     | PG10                                  | I/O                                              | FT_s          | -                                                               | LPTIM1_IN1, SPI3_MISO,<br>USART1_RX, FMC_NE3,<br>SAI2_FS_A, TIM15_CH1,<br>EVENTOUT | -                    |  |
| -      | C4      | C4      | -       | G3       | 126     | PG11                                  | I/O                                              | FT_s          | -                                                               | LPTIM1_IN2, SPI3_MOSI,<br>USART1_CTS,<br>SAI2_MCLK_A,<br>TIM15_CH2, EVENTOUT       | -                    |  |

| Table 15. STM32L476xxSTM32L476xx pin definitions (continued) |
|--------------------------------------------------------------|
|--------------------------------------------------------------|



|        |         | Pin N   | Numb    | er       |         |                                       |                                                                     | Û             |       | Pin functions                                                                                                                                                              |                          |  |
|--------|---------|---------|---------|----------|---------|---------------------------------------|---------------------------------------------------------------------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|
| LQFP64 | WLCSP72 | WLCSP81 | LQFP100 | UFBGA132 | LQFP144 | Pin name<br>(function after<br>reset) | Pin type                                                            | I/O structure | Notes | Alternate functions                                                                                                                                                        | Additional functions     |  |
| 59     | A7      | A7      | 93      | B4       | 137     | PB7                                   | I/O                                                                 | FT_fla        | -     | LPTIM1_IN2, TIM4_CH2,<br>TIM8_BKIN, I2C1_SDA,<br>DFSDM_CKIN5,<br>USART1_RX,<br>UART4_CTS,<br>TSC_G2_IO4,<br>LCD_SEG21, FMC_NL,<br>TIM8_BKIN_COMP1,<br>TIM17_CH1N, EVENTOUT | Comp2_<br>INM,<br>PVD_IN |  |
| 60     | D7      | D7      | 94      | A4       | 138     | BOOT0                                 | I                                                                   | -             | -     | -                                                                                                                                                                          | -                        |  |
| 61     | E7      | E7      | 95      | A3       | 139     | PB8                                   | I/O                                                                 | FT_fl         | -     | TIM4_CH3, I2C1_SCL,<br>DFSDM_DATIN6,<br>CAN1_RX, LCD_SEG16,<br>SDMMC1_D4,<br>SAI1_MCLK_A,<br>TIM16_CH1, EVENTOUT                                                           | -                        |  |
| 62     | E8      | E8      | 96      | В3       | 140     | PB9                                   | I/O                                                                 | FT_fl         | -     | IR_OUT, TIM4_CH4,<br>I2C1_SDA, SPI2_NSS,<br>DFSDM_CKIN6,<br>CAN1_TX, LCD_COM3,<br>SDMMC1_D5,<br>SAI1_FS_A, TIM17_CH1,<br>EVENTOUT                                          | -                        |  |
| -      | -       | -       | 97      | C3       | 141     | PE0                                   | I/O FT_I - TIM4_ETR, LCD_SEG36,<br>FMC_NBL0, TIM16_CH1,<br>EVENTOUT |               | -     |                                                                                                                                                                            |                          |  |
| -      | -       | -       | 98      | A2       | 142     | PE1                                   | I/O                                                                 | FT_I          | -     | LCD_SEG37, FMC_NBL1,<br>TIM17_CH1, EVENTOUT                                                                                                                                | -                        |  |
| 63     | A8      | A8      | 99      | D3       | 143     | VSS                                   | S                                                                   | -             | -     | -                                                                                                                                                                          | -                        |  |
| 64     | A9      | A9      | 100     | C4       | 144     | VDD                                   | S                                                                   | -             | -     | -                                                                                                                                                                          | -                        |  |

PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED). 1.

After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the RM0351 reference manual.

3. After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated.



| Pinouts |
|---------|
| and p   |
| Ы       |
| des     |
| crip    |
| tion    |

|        | ,    | Tal    | ble 16. Alternate                  | e function AF0                   | to AF7 (for A | F8 to AF15 see <mark>T</mark> a | able 17) (conti | nued)        | -                            |  |
|--------|------|--------|------------------------------------|----------------------------------|---------------|---------------------------------|-----------------|--------------|------------------------------|--|
|        |      | AF0    | AF0 AF1 AF2 AF3 AF4 AF             |                                  | AF5           | AF6                             | AF7             |              |                              |  |
| Po     | ort  | SYS_AF | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5 | TIM8          | I2C1/I2C2/I2C3                  | SPI1/SPI2       | SPI3/DFSDM   | USART1/<br>USART2/<br>USART3 |  |
|        | PD0  | -      | -                                  | -                                | -             | -                               | SPI2_NSS        | DFSDM_DATIN7 | -                            |  |
|        | PD1  | -      | -                                  | -                                | -             | -                               | SPI2_SCK        | DFSDM_CKIN7  | -                            |  |
|        | PD2  | -      | -                                  | TIM3_ETR                         | -             | -                               | -               | -            | USART3_RTS_<br>DE            |  |
|        | PD3  | -      | -                                  | -                                | -             | -                               | SPI2_MISO       | DFSDM_DATIN0 | USART2_CTS                   |  |
|        | PD4  | -      | -                                  | -                                | -             | -                               | SPI2_MOSI       | DFSDM_CKIN0  | USART2_RTS_<br>DE            |  |
|        | PD5  | -      | -                                  | -                                | -             | -                               | -               | -            | USART2_TX                    |  |
|        | PD6  | -      | -                                  | -                                | -             | -                               | -               | DFSDM_DATIN1 | USART2_RX                    |  |
| Port D | PD7  | -      | -                                  | -                                | -             | -                               | -               | DFSDM_CKIN1  | USART2_CK                    |  |
|        | PD8  | -      | -                                  | -                                | -             | -                               | -               | -            | USART3_TX                    |  |
|        | PD9  | -      | -                                  | -                                | -             | -                               | -               | -            | USART3_RX                    |  |
|        | PD10 | -      | -                                  | -                                | -             | -                               | -               | -            | USART3_CK                    |  |
|        | PD11 | -      | -                                  | -                                | -             | -                               | -               | -            | USART3_CTS                   |  |
|        | PD12 | -      | -                                  | TIM4_CH1                         | -             | -                               | -               | -            | USART3_RTS_<br>DE            |  |
|        | PD13 | -      | -                                  | TIM4_CH2                         | -             | -                               | -               | -            | -                            |  |
|        | PD14 | -      | -                                  | TIM4_CH3                         | -             | -                               | -               | -            | -                            |  |
|        | PD15 | -      | -                                  | TIM4_CH4                         | -             | -                               | -               | -            | -                            |  |

DocID025976 Rev 4



76/232

## 6.1.6 Power supply scheme



Figure 13. Power supply scheme

**Caution:** Each power supply pair (V<sub>DD</sub>/V<sub>SS</sub>, V<sub>DDA</sub>/V<sub>SSA</sub> etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device.



|                         | Tal                   | ble 28. Current cor                                                                                                               | nsumptio           |                   | and Lo<br>nning f | •     |       | nodes,   | code v    | with dat | a proce | essing             |          |           |      |
|-------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-------------------|-------|-------|----------|-----------|----------|---------|--------------------|----------|-----------|------|
|                         |                       | Conditions                                                                                                                        |                    |                   |                   | ТҮР   |       |          |           |          |         | MAX <sup>(1)</sup> |          |           |      |
| Symbol                  | Parameter             | -                                                                                                                                 | Voltage<br>scaling | f <sub>HCLK</sub> | 25 °C             | 55 °C | 85 °C | 105<br>℃ | 125<br>°C | 25 °C    | 55 °C   | 85 °C              | 105<br>℃ | 125<br>°C | Unit |
|                         |                       |                                                                                                                                   |                    | 26 MHz            | 2.88              | 2.94  | 3.05  | 3.23     | 3.58      | 3.18     | 3.26    | 3.40               | 4.02     | 4.65      |      |
|                         |                       |                                                                                                                                   |                    | 16 MHz            | 1.83              | 1.87  | 1.98  | 2.15     | 2.50      | 2.01     | 2.16    | 2.30               | 2.72     | 3.34      |      |
|                         |                       |                                                                                                                                   |                    | 8 MHz             | 0.97              | 1.00  | 1.11  | 1.27     | 1.62      | 1.07     | 1.16    | 1.32               | 1.73     | 2.36      |      |
|                         |                       | f <sub>HCLK</sub> = f <sub>HSE</sub> up to<br>48MHz included,<br>bypass mode<br>PLL ON above<br>48 MHz all<br>peripherals disable | Range 2            | 4 MHz             | 0.54              | 0.57  | 0.67  | 0.84     | 1.18      | 0.59     | 0.69    | 0.88               | 1.23     | 1.96      | mA   |
|                         | Quantu                |                                                                                                                                   |                    | 2 MHz             | 0.33              | 0.36  | 0.46  | 0.62     | 0.96      | 0.37     | 0.45    | 0.63               | 0.98     | 1.70      |      |
|                         |                       |                                                                                                                                   |                    | 1 MHz             | 0.22              | 0.25  | 0.35  | 0.51     | 0.85      | 0.25     | 0.33    | 0.50               | 0.86     | 1.57      |      |
| I <sub>DD</sub> (Run)   | Supply<br>current in  |                                                                                                                                   |                    | 100 kHz           | 0.12              | 0.15  | 0.25  | 0.41     | 0.75      | 0.15     | 0.21    | 0.39               | 0.74     | 1.45      |      |
|                         | Run mode              |                                                                                                                                   | Range 1            | 80 MHz            | 10.2              | 10.3  | 10.5  | 10.7     | 11.1      | 11.22    | 11.57   | 11.86              | 12.07    | 13.11     |      |
|                         |                       |                                                                                                                                   |                    | 72 MHz            | 9.25              | 9.31  | 9.46  | 9.68     | 10.1      | 10.18    | 10.41   | 10.55              | 10.76    | 11.80     |      |
|                         |                       |                                                                                                                                   |                    | 64 MHz            | 8.25              | 8.31  | 8.46  | 8.67     | 9.08      | 9.08     | 9.37    | 9.66               | 9.87     | 10.91     |      |
|                         |                       |                                                                                                                                   |                    | 48 MHz            | 6.26              | 6.33  | 6.48  | 6.69     | 7.11      | 6.89     | 7.11    | 7.25               | 7.67     | 8.50      |      |
|                         |                       |                                                                                                                                   |                    | 32 MHz            | 4.22              | 4.28  | 4.42  | 4.63     | 5.03      | 4.64     | 4.86    | 5.15               | 5.56     | 6.19      |      |
|                         |                       |                                                                                                                                   |                    | 24 MHz            | 3.20              | 3.25  | 3.38  | 3.59     | 3.99      | 3.52     | 3.70    | 3.84               | 4.26     | 5.09      |      |
|                         |                       |                                                                                                                                   |                    | 16 MHz            | 2.18              | 2.22  | 2.35  | 2.55     | 2.94      | 2.40     | 2.55    | 2.84               | 3.25     | 4.09      |      |
|                         | Ourselu               |                                                                                                                                   |                    | 2 MHz             | 242               | 275   | 384   | 562      | 924       | 300      | 380     | 573                | 927      | 1677      |      |
| I <sub>DD</sub> (LPRun) | Supply<br>current in  | f <sub>HCLK</sub> = f <sub>MSI</sub><br>all peripherals disable                                                                   |                    | 1 MHz             | 130               | 162   | 269   | 445      | 809       | 180      | 243     | 435                | 810      | 1560      | μA   |
| יטט(בי יגעוו)           | low-power<br>run mode | FLASH in power-dov                                                                                                                |                    | 400 kHz           | 61                | 90    | 197   | 374      | 734       | 95       | 160     | 353                | 728      | 1478      | μΑ   |
|                         |                       |                                                                                                                                   |                    | 100 kHz           | 26                | 56    | 163   | 339      | 702       | 55       | 122     | 314                | 679      | 1429      |      |

1. Guaranteed by characterization results, unless otherwise specified.

DocID025976 Rev 4

STM32L476xx

|                         | -                                | ıanını                                                                                  | 9 1101111                         | asii, ART uisable           |       |      |       |                  |  |
|-------------------------|----------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------|-----------------------------|-------|------|-------|------------------|--|
|                         |                                  |                                                                                         | ТҮР                               |                             | ТҮР   |      |       |                  |  |
| Symbol                  | Parameter                        | - Voltage<br>scaling                                                                    |                                   | Code                        | 25 °C | Unit | 25 °C | Unit             |  |
|                         |                                  |                                                                                         | Ηz                                | Reduced code <sup>(1)</sup> | 3.1   |      | 119   |                  |  |
|                         |                                  |                                                                                         | Range 2<br><sub>LK</sub> = 26 MHz | Coremark                    | 2.9   |      | 111   |                  |  |
|                         |                                  | f <sub>HCLK</sub> = f <sub>HSE</sub> up to                                              | ange<br>= 2(                      | Dhrystone 2.1               | 2.8   | mA   | 111   | μA/MHz<br>μA/MHz |  |
|                         | Supply<br>current in<br>Run mode | 48 MHz included,<br>bypass mode<br>PLL ON above<br>48 MHz<br>all peripherals<br>disable | Ra<br>fhcLK                       | Fibonacci                   | 2.7   | 1    | 104   |                  |  |
| I <sub>DD</sub> (Run)   |                                  |                                                                                         | fHo                               | While(1)                    | 2.6   |      | 100   |                  |  |
|                         |                                  |                                                                                         | e 1<br>80 MF                      | Reduced code <sup>(1)</sup> | 10.0  |      | 125   |                  |  |
|                         |                                  |                                                                                         |                                   | Coremark                    | 9.4   | mA   | 117   |                  |  |
|                         |                                  |                                                                                         |                                   | Dhrystone 2.1               | 9.1   |      | 114   |                  |  |
|                         |                                  |                                                                                         |                                   | Fibonacci                   | 9.0   |      | 112   |                  |  |
|                         |                                  |                                                                                         | fHC                               | While(1)                    | 9.3   |      | 116   |                  |  |
|                         |                                  |                                                                                         |                                   | Reduced code <sup>(1)</sup> | 358   |      | 179   |                  |  |
|                         | Supply                           | £ _£ _0.14                                                                              | -                                 | Coremark                    | 392   |      | 196   |                  |  |
| I <sub>DD</sub> (LPRun) | current in<br>Low-power          | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 Mł<br>all peripherals disa                     |                                   | Dhrystone 2.1               | 390   | μA   | 195   | µA/MHz           |  |
|                         | run                              |                                                                                         |                                   | Fibonacci                   | 385   |      | 192   |                  |  |
|                         |                                  |                                                                                         |                                   | While(1)                    | 385   |      | 192   |                  |  |

# Table 30. Typical current consumption in Run and Low-power run modes, with different codesrunning from Flash, ART disable

1. Reduced code used for characterization results provided in *Table 26, Table 27, Table 28.* 

| Table 31. Typical current consumption in Run and Low-power run modes, with different codes |
|--------------------------------------------------------------------------------------------|
| running from SRAM1                                                                         |

|                         |                         |                                                                     | Conditio                            | ons                         | TYP   |      | ТҮР   |        |
|-------------------------|-------------------------|---------------------------------------------------------------------|-------------------------------------|-----------------------------|-------|------|-------|--------|
| Symbol                  | Parameter               | -                                                                   | Voltage<br>scaling                  | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                         |                         |                                                                     | 2<br>MHz                            | Reduced code <sup>(1)</sup> | 2.9   |      | 111   |        |
|                         |                         |                                                                     | ≥ S                                 | Coremark                    | 2.9   |      | 111   |        |
|                         |                         | f <sub>HCLK</sub> = f <sub>HSE</sub> up to                          | Range 2<br>f <sub>HCLK</sub> = 26 I | Dhrystone 2.1               | 2.9   | mA   | 111   | µA/MHz |
|                         | <b>A</b> 1              | 48 MHz included,                                                    | CLK R                               | Fibonacci                   | 2.6   |      | 100   |        |
| I <sub>DD</sub> (Run)   | Supply<br>current in    | bypass mode<br>PLL ON above                                         | рн                                  | While(1)                    | 2.6   |      | 100   |        |
|                         | Run mode                | 48 MHz all                                                          | 1<br>MHz                            | Reduced code <sup>(1)</sup> | 10.2  |      | 127   |        |
|                         |                         | peripherals                                                         | - Z                                 | Coremark                    | 10.4  |      | 130   |        |
|                         |                         | disable                                                             | Range 1<br><sub>LK</sub> = 80 I     | Dhrystone 2.1               | 10.3  | mA   | 129   | µA/MHz |
|                         |                         |                                                                     | Ra<br>f <sub>HCLK</sub> ⁼           | Fibonacci                   | 9.6   |      | 120   |        |
|                         |                         |                                                                     | fHC                                 | While(1)                    | 9.3   |      | 116   |        |
|                         |                         |                                                                     |                                     | Reduced code <sup>(1)</sup> | 242   |      | 121   |        |
|                         | Supply                  | 6 6 O.MI                                                            | 1_                                  | Coremark                    | 242   |      | 121   |        |
| I <sub>DD</sub> (LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 MH<br>all peripherals disa |                                     | Dhrystone 2.1               | 242   | μA   | 121   | µA/MHz |
|                         | run                     |                                                                     |                                     | Fibonacci                   | 225   |      | 112   |        |
|                         |                         |                                                                     |                                     | While(1)                    | 242   |      | 121   |        |

1. Reduced code used for characterization results provided in Table 26, Table 27, Table 28.



|      | Peripheral                        | Range 1 | Range 2 | Low-power run<br>and sleep | Unit   |
|------|-----------------------------------|---------|---------|----------------------------|--------|
|      | SRAM2                             | 1.6     | 1.4     | 1.6                        |        |
| AHB  | TSC                               | 1.8     | 1.4     | 1.6                        | µA/MHz |
|      | All AHB Peripherals               | 118.5   | 77.3    | 87.6                       |        |
|      | AHB to APB1 bridge <sup>(3)</sup> | 0.9     | 0.7     | 0.9                        |        |
|      | CAN1                              | 4.6     | 4.0     | 4.4                        |        |
|      | DAC1                              | 2.4     | 1.9     | 2.2                        |        |
|      | I2C1 independent clock domain     | 3.7     | 3.1     | 3.2                        |        |
|      | I2C1 APB clock domain             | 1.3     | 1.1     | 1.5                        |        |
|      | I2C2 independent clock domain     | 3.7     | 3.0     | 3.2                        |        |
|      | I2C2 APB clock domain             | 1.4     | 1.1     | 1.5                        |        |
|      | I2C3 independent clock domain     | 2.9     | 2.3     | 2.5                        |        |
|      | I2C3 APB clock domain             | 0.9     | 0.9     | 1.1                        |        |
|      | LCD                               | 1.0     | 0.8     | 0.9                        |        |
|      | LPUART1 independent clock domain  | 2.1     | 1.6     | 2.0                        |        |
|      | LPUART1 APB clock domain          | 0.6     | 0.6     | 0.6                        |        |
|      | LPTIM1 independent clock domain   | 3.3     | 2.6     | 2.9                        |        |
|      | LPTIM1 APB clock domain           | 0.9     | 0.8     | 1.0                        |        |
| APB1 | LPTIM2 independent clock domain   | 3.1     | 2.7     | 2.9                        | µA/MHz |
|      | LPTIM2 APB clock domain           | 0.8     | 0.6     | 0.7                        |        |
|      | OPAMP                             | 0.4     | 0.4     | 0.3                        |        |
|      | PWR                               | 0.5     | 0.5     | 0.4                        |        |
|      | SPI2                              | 1.8     | 1.6     | 1.6                        |        |
|      | SPI3                              | 2.1     | 1.7     | 1.8                        |        |
|      | SWPMI1 independent clock domain   | 2.3     | 1.8     | 2.2                        |        |
|      | SWPMI1 APB clock domain           | 1.1     | 1.1     | 1.0                        |        |
|      | TIM2                              | 6.8     | 5.7     | 6.3                        |        |
|      | TIM3                              | 5.4     | 4.6     | 5.0                        |        |
|      | TIM4                              | 5.2     | 4.4     | 4.9                        |        |
|      | TIM5                              | 6.5     | 5.5     | 6.1                        |        |
|      | TIM6                              | 1.1     | 1.0     | 1.0                        |        |
|      | TIM7                              | 1.1     | 0.9     | 1.0                        |        |

| Table 40. Peripheral | current consum | ption (continued) |
|----------------------|----------------|-------------------|
|----------------------|----------------|-------------------|



|      | Peripheral                        | Range 1 | Range 2 | Low-power run<br>and sleep | Unit   |
|------|-----------------------------------|---------|---------|----------------------------|--------|
|      | USART2 independent clock domain   | 4.1     | 3.6     | 3.8                        |        |
|      | USART2 APB clock domain           | 1.4     | 1.1     | 1.5                        |        |
|      | USART3 independent clock domain   | 4.7     | 4.1     | 4.2                        |        |
|      | USART3 APB clock domain           | 1.5     | 1.3     | 1.7                        |        |
| APB1 | UART4 independent clock domain    | 3.9     | 3.2     | 3.5                        |        |
|      | UART4 APB clock domain            | 1.5     | 1.3     | 1.6                        |        |
|      | UART5 independent clock domain    | 3.9     | 3.2     | 3.5                        |        |
|      | UART5 APB clock domain            | 1.3     | 1.2     | 1.4                        |        |
|      | WWDG                              | 0.5     | 0.5     | 0.5                        |        |
|      | All APB1 on                       | 84.2    | 70.7    | 80.2                       |        |
|      | AHB to APB2 bridge <sup>(4)</sup> | 1.0     | 0.9     | 0.9                        |        |
|      | DFSDM                             | 5.6     | 4.6     | 5.3                        |        |
|      | FW                                | 0.7     | 0.5     | 0.7                        |        |
|      | SAI1 independent clock domain     | 2.6     | 2.1     | 2.3                        |        |
|      | SAI1 APB clock domain             | 2.1     | 1.8     | 2.0                        | µA/MHz |
|      | SAI2 independent clock domain     | 3.3     | 2.7     | 3.0                        |        |
|      | SAI2 APB clock domain             | 2.4     | 2.1     | 2.2                        |        |
|      | SDMMC1 independent clock domain   | 4.7     | 3.9     | 4.2                        |        |
|      | SDMMC1 APB clock domain           | 2.5     | 1.9     | 2.1                        |        |
| APB2 | SPI1                              | 2.0     | 1.6     | 1.9                        |        |
|      | SYSCFG/VREFBUF/COMP               | 0.6     | 0.4     | 0.5                        |        |
|      | TIM1                              | 8.3     | 6.9     | 7.9                        |        |
|      | TIM8                              | 8.6     | 7.1     | 8.1                        |        |
|      | TIM15                             | 4.1     | 3.4     | 3.9                        |        |
|      | TIM16                             | 3.0     | 2.5     | 2.9                        |        |
|      | TIM17                             | 3.0     | 2.4     | 2.9                        |        |
|      | USART1 independent clock domain   | 4.9     | 4.0     | 4.4                        |        |
|      | USART1 APB clock domain           | 1.5     | 1.3     | 1.7                        |        |
|      | All APB2 on                       | 56.8    | 43.3    | 48.2                       |        |
|      | ALL                               | 256.8   | 189.6   | 215.5                      |        |

Table 40. Peripheral current consumption (continued)



### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 45*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                  | Parameter                                 | Conditions <sup>(2)</sup>                                 | Min | Тур  | Max | Unit |
|-------------------------|-------------------------------------------|-----------------------------------------------------------|-----|------|-----|------|
| f <sub>OSC_IN</sub>     | Oscillator frequency                      | -                                                         | 4   | 8    | 48  | MHz  |
| R <sub>F</sub>          | Feedback resistor                         | -                                                         | -   | 200  | -   | kΩ   |
|                         |                                           | During startup <sup>(3)</sup>                             | -   | -    | 5.5 |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@8 MHz  | -   | 0.44 | -   |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 45 Ω,<br>CL = 10 pF@8 MHz  | -   | 0.45 | -   |      |
| I <sub>DD(HSE)</sub>    | HSE current consumption                   | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 5 pF@48 MHz  | -   | 0.68 | -   | mA   |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@48 MHz | -   | 0.94 | -   |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 20 pF@48 MHz | -   | 1.77 | -   |      |
| G <sub>m</sub>          | Maximum critical crystal transconductance | Startup                                                   | -   | -    | 1.5 | mA/V |
| $t_{\rm SU(HSE)}^{(4)}$ | Startup time                              | V <sub>DD</sub> is stabilized                             | -   | 2    | -   | ms   |

|  | Table 45. | HSE of | scillator | characteristics <sup>(1)</sup> |
|--|-----------|--------|-----------|--------------------------------|
|--|-----------|--------|-----------|--------------------------------|

1. Guaranteed by design.

2. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

3. This consumption level occurs during the first 2/3 of the  $t_{SU(\text{HSE})}$  startup time

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 18*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .



## **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 22: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT OR TT unless otherwise specified).

| Symbol                         | Parameter                                                                             | Conditions                                                       | Min                                  | Мах                                  | Unit |
|--------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------|--------------------------------------|------|
| V <sub>OL</sub>                | Output low level voltage for an I/O pin                                               | CMOS port <sup>(2)</sup>                                         | -                                    | 0.4                                  |      |
| V <sub>OH</sub>                | Output high level voltage for an I/O pin                                              | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V           | V <sub>DDIOx</sub> -0.4              | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | TTL port <sup>(2)</sup>                                          | -                                    | 0.4                                  |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V           | 2.4                                  | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 20 mA                                        | -                                    | 1.3                                  |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | V <sub>DDIOx</sub> ≥ 2.7 V                                       | V <sub>DDIOx</sub> -1.3              | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 4 mA                                         | -                                    | 0.45                                 |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | V <sub>DDIOx</sub> ≥ 1.62 V                                      | V <sub>DDIOx</sub> -0.45             | -                                    | V    |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 2 mA                                         | -                                    | 0.35 <sub>x</sub> V <sub>DDIOx</sub> |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | 1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V                             | 0.65 <sub>x</sub> V <sub>DDIOx</sub> | -                                    |      |
|                                |                                                                                       | I <sub>IO</sub>   = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V          | -                                    | 0.4                                  |      |
| V <sub>OLFM+</sub>             | Output low level voltage for an FT I/O<br>pin in FM+ mode (FT I/O with "f"<br>option) | I <sub>IO</sub>   = 10 mA<br>V <sub>DDIOx</sub> ≥ 1.62 V         | -                                    | 0.4                                  |      |
|                                |                                                                                       | I <sub>IO</sub>   = 2 mA<br>1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V | -                                    | 0.4                                  |      |

| Table 59. | Output | voltage | characteristics <sup>(1)</sup> |  |
|-----------|--------|---------|--------------------------------|--|
|-----------|--------|---------|--------------------------------|--|

 The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 19:* Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. Guaranteed by design.

## Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 23* and *Table 60*, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 22: General operating conditions*.



|             | TUN               | ne oo. Abo accuracy - III       |                          |                          | naca | /   |     | 1    |
|-------------|-------------------|---------------------------------|--------------------------|--------------------------|------|-----|-----|------|
| Sym-<br>bol | Parameter         | C                               | Conditions <sup>(4</sup> | )                        | Min  | Тур | Max | Unit |
|             |                   | ADC clock frequency ≤           | Single                   | Fast channel (max speed) | -    | -74 | -65 |      |
| THD         | Total<br>harmonic | 80 MHz,                         | ended                    | Slow channel (max speed) | -    | -74 | -67 | dB   |
|             | distortion        | Sampling rate $\leq 5.33$ Msps, | Differential             | Fast channel (max speed) | -    | -79 | -70 | uВ   |
|             |                   | $2 V \leq V_{DDA}$              | Dillerential             | Slow channel (max speed) | -    | -79 | -71 |      |

Table 66. ADC accuracy - limited test conditions  $2^{(1)(2)(3)}$  (continued)

1. Guaranteed by design.

2. ADC DC accuracy values are measured after internal calibration.

- 3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
- 4. The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V. No oversampling.



## 6.3.27 Communication interfaces characteristics

## I<sup>2</sup>C interface characteristics

The I2C interface meets the timings requirements of the  $I^2$ C-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0351 reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DDIOx}$  is disabled, but is still present. Only FT\_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics.

All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

| Symbol          | Parameter                                                              | Min               | Мах                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |

### Table 82. I2C analog filter characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. Spikes with widths below  $t_{AF(min)}$  are filtered.

3. Spikes with widths above  $t_{AF(max)}$  are not filtered



| Symbol                                      | Parameter              | Conditions                                                                   | Min                    | Тур | Max                    | Unit |
|---------------------------------------------|------------------------|------------------------------------------------------------------------------|------------------------|-----|------------------------|------|
|                                             |                        | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1 | -                      | -   | 40                     |      |
| F <sub>СК</sub>                             | Quad SPI clock         | 2 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1    | -                      | -   | 48                     | MHz  |
| 1/t <sub>(СК)</sub>                         | frequency              | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | -                      | -   | 48                     |      |
|                                             |                        | 1.71 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2  | -                      | -   | 26                     |      |
| t <sub>w(CKH)</sub>                         | Quad SPI clock high    | f = 48  MHz  prose=0                                                         | t <sub>(CK)</sub> /2-2 | -   | t <sub>(CK)</sub> /2   |      |
| t <sub>w(CKL)</sub>                         | and low time           | f <sub>AHBCLK</sub> = 48 MHz, presc=0                                        | t <sub>(CK)</sub> /2   | -   | t <sub>(CK)</sub> /2+2 |      |
| t <sub>sf(IN)</sub> ;t <sub>sr(IN)</sub>    | Data input setup time  | Voltage Range 1 and 2                                                        | 3.5                    | -   | -                      |      |
| t <sub>hf(IN)</sub> ; t <sub>hr(IN)</sub>   | Data input hold time   | Vollage Range Tanu Z                                                         | 6.5                    | -   | -                      | no   |
| 4 .4                                        | Data output valid time | Voltage Range 1                                                              |                        | 11  | 12                     | ns   |
| t <sub>vf(OUT)</sub> ;t <sub>vr(OUT)</sub>  | Data output valid time | Voltage Range 2                                                              | -                      | 15  | 19                     | ]    |
| t                                           | Data output hold time  | Voltage Range 1                                                              | 6                      | -   |                        | 1    |
| t <sub>hf(OUT)</sub> ; t <sub>hr(OUT)</sub> | Data output hold time  | Voltage Range 2                                                              | 8                      | -   | -                      |      |

| Table 85. QUADSPI characteristics in DDR mode <sup>(1)</sup> |
|--------------------------------------------------------------|
|--------------------------------------------------------------|

1. Guaranteed by characterization results.











DocID025976 Rev 4





Figure 37. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms





Figure 40. Asynchronous multiplexed PSRAM/NOR write waveforms



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved

DocID025976 Rev 4

