Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, MMC/SD, QSPI, SAI, SPI, SWPMI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, LCD, PWM, WDT | | Number of I/O | 114 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 24x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l476zet6 | List of figures STM32L476xx | Figure 49.<br>Figure 50. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline | .08 | |--------------------------|---------------------------------------------------------------------------|-------| | rigure 50. | recommended footprint | 10 | | Figure 51. | LQFP144 marking (package top view) | | | Figure 51. | | . 1 1 | | Figure 52. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array | 12 | | Eiguro 52 | package outline | 12 | | Figure 53. | · · · · · · · · · · · · · · · · · · · | | | | commended footprint213 | 11 | | Figure 54. | UFBGA132 marking (package top view) | | | Figure 55. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 15 | | Figure 56. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | | recommended footprint | | | Figure 57. | LQFP100 marking (package top view) | 17 | | Figure 58. | WLCSP81 - 81-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level | | | | chip scale package outline | 18 | | Figure 59. | WLCSP81- 81-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip scale | | | J | package recommended footprint | 19 | | Figure 60. | WLCSP81 marking (package top view) | | | Figure 61. | WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip | | | 9 | | 20 | | Figure 62. | WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level | | | rigure oz. | chip scale package recommended footprint | 21 | | Figure 63. | WLCSP72 marking (package top view) | | | | | | | Figure 64. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | 23 | | Figure 65. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | recommended footprint | | | Figure 66. | LQFP64 marking (package top view) | | | Figure 67. | LQFP64 $P_D$ max vs. $T_A$ | 28 | STM32L476xx Functional overview Table 5. Functionalities depending on the working mode<sup>(1)</sup> | | | J. T dilet | | | Stop | | | p 2 | Stan | | Shute | down | | |----------------------------------------------------|------------------|------------------|----------------------|------------------------|------|-------------------|-----|-------------------|------------------|-------------------|-------|-------------------|------| | Peripheral | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | 1 | Wakeup capability | 1 | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT | | CPU | Υ | - | Y | - | - | - | - | - | - | - | - | - | - | | Flash memory (up to 1 MB) | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | ı | - | ı | - | - | - | - | 1 | - | | SRAM1 (up to 96 KB) | Y | Y <sup>(3)</sup> | Y | Y <sup>(3)</sup> | Y | - | Y | - | - | - | - | 1 | - | | SRAM2 (32 KB) | Υ | Y <sup>(3)</sup> | Y | Y <sup>(3)</sup> | Υ | - | Υ | - | O <sup>(4)</sup> | - | - | - | - | | FSMC | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Quad SPI | 0 | 0 | 0 | 0 | - | - | • | - | - | - | - | - | - | | Backup Registers | Y | Υ | Y | Y | Υ | - | Υ | - | Υ | - | Υ | - | Υ | | Brown-out reset (BOR) | Y | Y | Y | Y | Y | Y | Y | Υ | Y | Y | - | , | - | | Programmable<br>Voltage Detector<br>(PVD) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | 1 | - | | Peripheral Voltage<br>Monitor (PVMx;<br>x=1,2,3,4) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | 1 | - | | DMA | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | High Speed Internal (HSI16) | 0 | 0 | 0 | 0 | (5) | - | (5) | - | - | - | - | 1 | - | | High Speed<br>External (HSE) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | | - | | Low Speed Internal (LSI) | 0 | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | - | - | - | | Low Speed External (LSE) | 0 | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | | Multi-Speed Internal (MSI) | 0 | 0 | 0 | 0 | ı | - | ı | - | - | - | - | - | - | | Clock Security<br>System (CSS) | 0 | 0 | 0 | 0 | ı | - | ı | - | - | - | - | - | - | | Clock Security<br>System on LSE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | RTC / Auto wakeup | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Number of RTC<br>Tamper pins | 3 | 3 | 3 | 3 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | STM32L476xx Functional overview interrupt is generated if enabled. LSE failure can also be detected and generated an interrupt. - Clock-out capability: - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes (except VBAT). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 80 MHz. Functional overview STM32L476xx ## 3.14 Interrupts and events ## 3.14.1 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 81 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. ### 3.14.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 36 edge detector lines used to generate interrupt/event requests and wake-up the system from Stop mode. Each external line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently A pending register maintains the status of the interrupt requests. The internal lines are connected to peripherals with wakeup from Stop mode capability. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 114 GPIOs can be connected to the 16 external interrupt lines. Functional overview STM32L476xx ## 3.25 Real-time clock (RTC) and backup registers The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode. - 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period. The RTC and the 32 backup registers are supplied through a switch that takes power either from the $V_{DD}$ supply when present or from the VBAT pin. The backup registers are 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode. The RTC clock sources can be: - A 32.768 kHz external crystal (LSE) - An external resonator or oscillator (LSE) - The internal low power RC oscillator (LSI, with typical frequency of 32 kHz) - The high-speed external clock (HSE) divided by 32. The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode. All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes. STM32L476xx Functional overview The major features are: - Combined Rx and Tx FIFO size of 1.25 KB with dynamic FIFO sizing - Supports the session request protocol (SRP) and host negotiation protocol (HNP) - 1 bidirectional control endpoint + 5 IN endpoints + 5 OUT endpoints - 8 host channels with periodic OUT support - HNP/SNP/IP inside (no need for any external resistor) - Software configurable to OTG 1.3 and OTG 2.0 modes of operation - OTG 2.0 Supports ADP (Attach detection Protocol) - USB 2.0 LPM (Link Power Management) support - Battery Charging Specification Revision 1.2 support - Internal FS OTG PHY support For OTG/Host modes, a power switch is needed in case bus-powered devices are connected. ## 3.35 Flexible static memory controller (FSMC) The Flexible static memory controller (FSMC) includes two memory controllers: - The NOR/PSRAM memory controller - The NAND/memory controller This memory controller is also named Flexible memory controller (FMC). The main features of the FMC controller are the following: - Interface with static-memory mapped devices including: - Static random access memory (SRAM) - NOR Flash memory/OneNAND Flash memory - PSRAM (4 memory banks) - NAND Flash memory with ECC hardware to check up to 8 Kbyte of data - 8-,16- bit data bus width - Independent Chip Select control for each memory bank - Independent configuration for each memory bank - Write FIFO - The Maximum FMC\_CLK frequency for synchronous accesses is HCLK/2. #### LCD parallel interface The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration. Table 15. STM32L476xxSTM32L476xx pin definitions (continued) | | | Pin N | Numb | er | | | | | | Pin functions | | |--------|---------|---------|---------|----------|---------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------|----------------------| | LQFP64 | WLCSP72 | WLCSP81 | LQFP100 | UFBGA132 | LQFP144 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | - | - | D4 | 12 | PF2 | I/O | FT | - | I2C2_SMBA, FMC_A2,<br>EVENTOUT | - | | - | ı | ı | ı | E4 | 13 | PF3 | I/O | FT_a | ı | FMC_A3, EVENTOUT | ADC3_IN6 | | - | 1 | 1 | - | F3 | 14 | PF4 | I/O | FT_a | - | FMC_A4, EVENTOUT | ADC3_IN7 | | - | - | 1 | - | F4 | 15 | PF5 | I/O | FT_a | - | FMC_A5, EVENTOUT | ADC3_IN8 | | - | - | - | 10 | F2 | 16 | VSS | S | - | - | - | - | | - | 1 | 1 | 11 | G2 | 17 | VDD | S | - | - | - | - | | - | - | - | - | - | 18 | PF6 | I/O | FT_a | - | TIM5_ETR, TIM5_CH1,<br>SAI1_SD_B, EVENTOUT | ADC3_IN9 | | - | 1 | 1 | - | - | 19 | PF7 | I/O | FT_a | - | TIM5_CH2,<br>SAI1_MCLK_B,<br>EVENTOUT | ADC3_IN10 | | _ | 1 | ı | - | - | 20 | PF8 | I/O | FT_a | - | TIM5_CH3, SAI1_SCK_B,<br>EVENTOUT | ADC3_IN11 | | - | 1 | 1 | - | - | 21 | PF9 | I/O | FT_a | - | TIM5_CH4, SAI1_FS_B,<br>TIM15_CH1, EVENTOUT | ADC3_IN12 | | - | 1 | ı | - | - | 22 | PF10 | I/O | FT_a | - | TIM15_CH2, EVENTOUT | ADC3_IN13 | | 5 | D9 | D9 | 12 | F1 | 23 | PH0-OSC_IN<br>(PH0) | I/O | FT | - | EVENTOUT | OSC_IN | | 6 | D8 | D8 | 13 | G1 | 24 | PH1-OSC_OUT<br>(PH1) | I/O | FT | - | EVENTOUT | OSC_OUT | | 7 | E9 | E9 | 14 | H2 | 25 | NRST | I/O | RST | - | - | - | | 8 | F9 | F9 | 15 | H1 | 26 | PC0 | I/O | FT_fla | 1 | LPTIM1_IN1, I2C3_SCL, DFSDM_DATIN4, LPUART1_RX, LCD_SEG18, LPTIM2_IN1, EVENTOUT | ADC123_<br>IN1 | | 9 | F8 | F8 | 16 | J2 | 27 | PC1 | I/O | FT_fla | - | LPTIM1_OUT, I2C3_SDA, DFSDM_CKIN4, LPUART1_TX, LCD_SEG19, EVENTOUT | ADC123_<br>IN2 | | 10 | F7 | F7 | 17 | J3 | 28 | PC2 | I/O | FT_la | - | LPTIM1_IN2, SPI2_MISO,<br>DFSDM_CKOUT,<br>LCD_SEG20, EVENTOUT | ADC123_<br>IN3 | | 11 | G7 | G7 | 18 | K2 | 29 | PC3 | I/O | FT_a | - | LPTIM1_ETR, SPI2_MOSI, LCD_VLCD, SAI1_SD_A, LPTIM2_ETR, EVENTOUT | ADC123_<br>IN4 | | - | - | - | 19 | - | 30 | VSSA | S | - | - | - | - | Table 15. STM32L476xxSTM32L476xx pin definitions (continued) | | | Pin I | Numb | | | | | | | Pin functions | | |--------|---------|---------|---------|----------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------|----------------------| | LQFP64 | WLCSP72 | WLCSP81 | LQFP100 | UFBGA132 | LQFP144 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | - | - | J9 | 55 | PF15 | I/O | FT | - | TSC_G8_IO2, FMC_A9,<br>EVENTOUT | - | | _ | - | - | - | H9 | 56 | PG0 | I/O | FT | - | TSC_G8_IO3, FMC_A10,<br>EVENTOUT | - | | - | - | - | - | G9 | 57 | PG1 | I/O | FT | - | TSC_G8_IO4, FMC_A11,<br>EVENTOUT | - | | - | - | E6 | 38 | M7 | 58 | PE7 | I/O | FT | - | TIM1_ETR, DFSDM_DATIN2, FMC_D4, SAI1_SD_B, EVENTOUT | - | | - | ı | F6 | 39 | L7 | 59 | PE8 | I/O | FT | - | TIM1_CH1N,<br>DFSDM_CKIN2, FMC_D5,<br>SAI1_SCK_B, EVENTOUT | - | | - | - | - | 40 | M8 | 60 | PE9 | I/O | FT | - | TIM1_CH1, DFSDM_CKOUT, FMC_D6, SAI1_FS_B, EVENTOUT | - | | - | - | - | - | F6 | 61 | VSS | S | - | - | - | - | | - | - | - | - | G6 | 62 | VDD | S | - | - | - | - | | - | - | - | 41 | L8 | 63 | PE10 | I/O | FT | - | TIM1_CH2N, DFSDM_DATIN4, TSC_G5_IO1, QUADSPI_CLK, FMC_D7, SAI1_MCLK_B, EVENTOUT | - | | - | - | - | 42 | M9 | 64 | PE11 | I/O | FT | - | TIM1_CH2, DFSDM_CKIN4, TSC_G5_IO2, QUADSPI_NCS,FMC_D8, EVENTOUT | - | | - | - | - | 43 | L9 | 65 | PE12 | I/O | FT | - | TIM1_CH3N, SPI1_NSS,<br>DFSDM_DATIN5,<br>TSC_G5_IO3,<br>QUADSPI_BK1_IO0,<br>FMC_D9, EVENTOUT | - | | - | - | - | 44 | M10 | 66 | PE13 | I/O | FT | - | TIM1_CH3, SPI1_SCK, DFSDM_CKIN5, TSC_G5_IO4, QUADSPI_BK1_IO1, FMC_D10, EVENTOUT | - | Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see *Table 17*) (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|--------|------------------------------------|----------------------------------|------|----------------|-----------|--------------|------------------------------| | Pe | ort | SYS_AF | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5 | TIM8 | 12C1/I2C2/I2C3 | SPI1/SPI2 | SPI3/DFSDM | USART1/<br>USART2/<br>USART3 | | | PD0 | - | - | - | - | - | SPI2_NSS | DFSDM_DATIN7 | - | | | PD1 | - | - | - | - | - | SPI2_SCK | DFSDM_CKIN7 | - | | | PD2 | - | - | TIM3_ETR | - | - | - | - | USART3_RTS_<br>DE | | | PD3 | - | - | - | - | - | SPI2_MISO | DFSDM_DATIN0 | USART2_CTS | | | PD4 | - | - | - | - | - | SPI2_MOSI | DFSDM_CKIN0 | USART2_RTS_<br>DE | | | PD5 | - | - | - | - | - | - | - | USART2_TX | | | PD6 | - | - | - | - | - | - | DFSDM_DATIN1 | USART2_RX | | Port D | PD7 | - | - | - | 1 | - | - | DFSDM_CKIN1 | USART2_CK | | | PD8 | - | - | - | - | - | - | - | USART3_TX | | | PD9 | - | - | - | - | - | - | - | USART3_RX | | | PD10 | - | - | - | - | - | - | - | USART3_CK | | | PD11 | - | - | - | - | - | - | - | USART3_CTS | | | PD12 | - | - | TIM4_CH1 | - | - | - | - | USART3_RTS_<br>DE | | | PD13 | - | - | TIM4_CH2 | - | - | - | - | - | | | PD14 | - | - | TIM4_CH3 | - | - | - | - | - | | | PD15 | - | - | TIM4_CH4 | - | - | - | - | - | Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see *Table 17*) (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|--------|------------------------------------|----------------------------------|------|----------------|-----------|--------------|------------------------------| | Pe | ort | SYS_AF | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5 | TIM8 | 12C1/I2C2/I2C3 | SPI1/SPI2 | SPI3/DFSDM | USART1/<br>USART2/<br>USART3 | | | PF0 | - | - | - | - | I2C2_SDA | - | - | - | | | PF1 | - | - | - | - | I2C2_SCL | - | - | - | | | PF2 | - | - | - | - | I2C2_SMBA | - | - | - | | | PF3 | - | - | - | - | - | - | - | - | | | PF4 | - | - | - | - | - | - | - | - | | | PF5 | - | - | - | - | - | - | - | - | | | PF6 | - | TIM5_ETR | TIM5_CH1 | - | - | - | - | - | | Port F | PF7 | - | - | TIM5_CH2 | - | - | - | - | - | | POILE | PF8 | - | - | TIM5_CH3 | - | - | - | - | - | | | PF9 | - | - | TIM5_CH4 | - | - | - | - | - | | | PF10 | - | - | - | - | - | - | - | - | | | PF11 | - | - | - | - | - | - | - | - | | | PF12 | - | - | - | - | - | - | - | - | | | PF13 | - | - | - | - | - | - | DFSDM_DATIN6 | - | | | PF14 | - | - | - | - | - | - | DFSDM_CKIN6 | - | | | PF15 | - | - | - | - | - | - | - | - | **EVENTOUT** **EVENTOUT** **EVENTOUT** **EVENTOUT** | | | Ta | able 17. Altern | ate function AF8 to | AF15 (for AF | 0 to AF7 see <i>Table</i> | 16) (continued | 1) | | |--------|------|-----------------------------|-----------------|---------------------|--------------------------------------|-----------------------------------------|-----------------|-----------------------------------------|----------| | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | ı | Port | UART4,<br>UART5,<br>LPUART1 | CAN1, TSC | OTG_FS, QUADSPI | LCD | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1 | SAI1, SAI2 | TIM2, TIM15,<br>TIM16, TIM17,<br>LPTIM2 | EVENTOUT | | | PC0 | LPUART1_<br>RX | - | - | LCD_SEG18 | - | - | LPTIM2_IN1 | EVENTOUT | | | PC1 | LPUART1_TX | - | - | LCD_SEG19 | - | - | - | EVENTOUT | | | PC2 | - | - | - | LCD_SEG20 | - | - | - | EVENTOUT | | | PC3 | - | - | - | LCD_VLCD | - | SAI1_SD_A | LPTIM2_ETR | EVENTOUT | | | PC4 | - | - | - | LCD_SEG22 | - | - | - | EVENTOUT | | | PC5 | - | - | - | LCD_SEG23 | - | - | - | EVENTOUT | | | PC6 | - | TSC_G4_IO1 | - | LCD_SEG24 | SDMMC1_D6 | SAI2_MCLK_<br>A | - | EVENTOUT | | | PC7 | - | TSC_G4_IO2 | - | LCD_SEG25 | SDMMC1_D7 | SAI2_MCLK_<br>B | - | EVENTOUT | | | PC8 | - | TSC_G4_IO3 | - | LCD_SEG26 | SDMMC1_D0 | - | - | EVENTOUT | | Port C | PC9 | - | TSC_G4_IO4 | OTG_FS_NOE | LCD_SEG27 | SDMMC1_D1 | SAI2_EXTCLK | TIM8_BKIN2_<br>COMP1 | EVENTOUT | | | PC10 | UART4_TX | TSC_G3_IO2 | - | LCD_COM4/<br>LCD_SEG28/<br>LCD_SEG40 | SDMMC1_D2 | SAI2_SCK_B | - | EVENTOUT | | | PC11 | UART4_RX | TSC_G3_IO3 | - | LCD_COM5/<br>LCD_SEG29/<br>LCD_SEG41 | SDMMC1_D3 | SAI2_MCLK_<br>B | - | EVENTOUT | | | | 1 | | 1 | | | 1 | | | LCD\_COM6/ LCD\_SEG30/ LCD\_SEG42 SDMMC1\_CK SAI2\_SD\_B PC12 PC13 PC14 PC15 UART5\_TX TSC\_G3\_IO4 Table 24. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------------------------|-------------------------------|------|------|------|------| | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization after BOR0 is detected | V <sub>DD</sub> rising | - | 250 | 400 | μs | | V <sub>BOR0</sub> <sup>(2)</sup> | Brown-out reset threshold 0 | Rising edge | 1.62 | 1.66 | 1.7 | V | | VBOR0 | Brown-out reset tillesiloid o | Falling edge | 1.6 | 1.64 | 1.69 | V | | V | Brown-out reset threshold 1 | Rising edge | 2.06 | 2.1 | 2.14 | V | | V <sub>BOR1</sub> | Brown-out reset tillesiloid 1 | Falling edge | 1.96 | 2 | 2.04 | V | | V | Brown-out reset threshold 2 | Rising edge | 2.26 | 2.31 | 2.35 | < | | V <sub>BOR2</sub> | blown-out reset threshold 2 | Falling edge | 2.16 | 2.20 | 2.24 | V | | V | Brown-out reset threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | ٧ | | V <sub>BOR3</sub> | Brown-out reset tillesiloid 3 | Falling edge | 2.47 | 2.52 | 2.57 | V | | | Brown-out reset threshold 4 | Rising edge | 2.85 | 2.90 | 2.95 | V | | V <sub>BOR4</sub> | Brown-out reset threshold 4 | Falling edge | 2.76 | 2.81 | 2.86 | V | | | Programmable voltage | Rising edge | 2.1 | 2.15 | 2.19 | V | | $V_{PVD0}$ | detector threshold 0 | Falling edge | 2 | 2.05 | 2.1 | V | | | DVD throubold 1 | Rising edge | 2.26 | 2.31 | 2.36 | V | | V <sub>PVD1</sub> | PVD threshold 1 | Falling edge | 2.15 | 2.20 | 2.25 | V | | | DVD throughold 0 | Rising edge | 2.41 | 2.46 | 2.51 | V | | V <sub>PVD2</sub> | PVD threshold 2 | Falling edge | 2.31 | 2.36 | 2.41 | V | | V | DVD throubold 2 | Rising edge | 2.56 | 2.61 | 2.66 | V | | V <sub>PVD3</sub> | PVD threshold 3 | Falling edge | 2.47 | 2.52 | 2.57 | V | | V | PVD threshold 4 | Rising edge | 2.69 | 2.74 | 2.79 | V | | V <sub>PVD4</sub> | FVD tilleshold 4 | Falling edge | 2.59 | 2.64 | 2.69 | V | | | PVD threshold 5 | Rising edge | 2.85 | 2.91 | 2.96 | V | | V <sub>PVD5</sub> | PVD threshold 5 | Falling edge | 2.75 | 2.81 | 2.86 | V | | V | DVD throubold 6 | Rising edge | 2.92 | 2.98 | 3.04 | \/ | | V <sub>PVD6</sub> | PVD threshold 6 | Falling edge | 2.84 | 2.90 | 2.96 | V | | V <sub>hyst BORH0</sub> | Hysteresis voltage of BORH0 | Hysteresis in continuous mode | - | 20 | - | mV | | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | Hysteresis in other mode | - | 30 | - | | | V <sub>hyst_BOR_PVD</sub> | Hysteresis voltage of BORH (except BORH0) and PVD | - | - | 100 | - | mV | | I <sub>DD</sub><br>(BOR_PVD) <sup>(2)</sup> | BOR <sup>(3)</sup> (except BOR0) and PVD consumption from V <sub>DD</sub> | - | - | 1.1 | 1.6 | μΑ | | V <sub>PVM1</sub> | V <sub>DDUSB</sub> peripheral voltage monitoring | - | 1.18 | 1.22 | 1.26 | V | Electrical characteristics STM32L476xx Table 24. Embedded reset and power control block characteristics (continued) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------------------|---------------------------------------------------|---------------------------|------|------|------|------| | V <sub>PVM2</sub> | V <sub>DDIO2</sub> peripheral voltage monitoring | - | 0.92 | 0.96 | 1 | V | | V | V <sub>DDA</sub> peripheral voltage | Rising edge | 1.61 | 1.65 | 1.69 | V | | V <sub>PVM3</sub> | monitoring | Falling edge | 1.6 | 1.64 | 1.68 | V | | V | V <sub>DDA</sub> peripheral voltage | Rising edge | 1.78 | 1.82 | 1.86 | V | | $V_{PVM4}$ | monitoring | Falling edge | 1.77 | 1.81 | 1.85 | V | | V <sub>hyst_PVM3</sub> | PVM3 hysteresis | - | - | 10 | - | mV | | V <sub>hyst_PVM4</sub> | PVM4 hysteresis | - | - | 10 | - | mV | | I <sub>DD</sub><br>(PVM1/PVM2) | PVM1 and PVM2<br>consumption from V <sub>DD</sub> | - | - | 0.2 | - | μΑ | | I <sub>DD</sub><br>(PVM3/PVM4) | PVM3 and PVM4 consumption from V <sub>DD</sub> | - | - | 2 | - | μΑ | <sup>1.</sup> Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables. ## 6.3.4 Embedded voltage reference The parameters given in *Table 25* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 22: General operating conditions*. Table 25. Embedded internal voltage reference | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------|------------------|-------|---------------------|--------------------------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +130 °C | 1.182 | 1.212 | 1.232 | V | | t <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(2)</sup> | - | - | μs | | t <sub>start_vrefint</sub> | Start time of reference voltage buffer when ADC is enable | - | - | 8 | 12 <sup>(2)</sup> | μs | | I <sub>DD</sub> (V <sub>REFINTBUF</sub> ) | V <sub>REFINT</sub> buffer consumption from V <sub>DD</sub> when converted by ADC | - | - | 12.5 | 20 <sup>(2)</sup> | μΑ | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V | - | 5 | 7.5 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Average temperature coefficient | -40°C < T <sub>A</sub> < +130°C | - | 30 | 50 <sup>(2)</sup> | ppm/°C | | A <sub>Coeff</sub> | Long term stability | 1000 hours, T = 25°C | - | - | TBD <sup>(2)</sup> | ppm | | V <sub>DDCoeff</sub> | Average voltage coefficient | 3.0 V < V <sub>DD</sub> < 3.6 V | - | 250 | 1200 <sup>(2)</sup> | ppm/V | | V <sub>REFINT_DIV1</sub> | 1/4 reference voltage | | 24 | 25 | 26 | - | | V <sub>REFINT_DIV2</sub> | 1/2 reference voltage | - | 49 | 50 | 51 | %<br>V <sub>REFINT</sub> | | V <sub>REFINT_DIV3</sub> | 3/4 reference voltage | | 74 | 75 | 76 | INEI IIVI | <sup>1.</sup> The shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design. Electrical characteristics STM32L476xx ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 45*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(2)</sup> | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------------|-----------------------------------------------------------------------|-----|------|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 48 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | - | 5.5 | | | | | $V_{DD}$ = 3 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.44 | - | | | | | $V_{DD}$ = 3 V,<br>Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.45 | - | | | I <sub>DD(HSE)</sub> | HSE current consumption | $V_{DD} = 3 \text{ V},$ $Rm = 30 \Omega,$ $CL = 5 \text{ pF@48 MHz}$ | - | 0.68 | - | mA | | | | $V_{DD} = 3 \text{ V},$ $Rm = 30 \Omega,$ $CL = 10 \text{ pF@48 MHz}$ | - | 0.94 | - | | | | | $V_{DD} = 3 \text{ V},$<br>$Rm = 30 \Omega,$<br>CL = 20 pF@48 MHz | - | 1.77 | - | | | G <sub>m</sub> | Maximum critical crystal transconductance | Startup | - | - | 1.5 | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | _ | ms | Table 45. HSE oscillator characteristics(1) - 1. Guaranteed by design. - 2. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 3. This consumption level occurs during the first 2/3 of the $t_{SU(HSE)}$ startup time - 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 18*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . #### 6.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 53*. They are based on the EMS levels and classes defined in application note AN1709. Level/ **Symbol Parameter Conditions** Class $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$ Voltage limits to be applied on any I/O pin $f_{HCLK} = 80 \text{ MHz}.$ 3B $V_{FESD}$ to induce a functional disturbance conforming to IEC 61000-4-2 Fast transient voltage burst limits to be $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$ $f_{HCLK} = 80 MHz$ , $\mathsf{V}_{\mathsf{EFTB}}$ applied through 100 pF on V<sub>DD</sub> and V<sub>SS</sub> 4A pins to induce a functional disturbance conforming to IEC 61000-4-4 **Table 53. EMS characteristics** #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. ### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### 6.3.27 Communication interfaces characteristics #### I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0351 reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DDIOx</sub> is disabled, but is still present. Only FT\_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 82. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design. - 2. Spikes with widths below $t_{\text{AF}(\text{min})}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered Package information STM32L476xx # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. # 7.1 LQFP144 package information 1. Drawing is not to scale. Package information STM32L476xx Using the values obtained in $\it Table~113~T_{\it Jmax}$ is calculated as follows: For LQFP64, 45 °C/W $$T_{Jmax}$$ = 100 °C + (45 °C/W × 134 mW) = 100 °C + 6.03 °C = 106.03 °C This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Part numbering*) unless we reduce the power dissipation in order to be able to use suffix 6 parts. Refer to *Figure 67* to select the required temperature range (suffix 6 or 7) according to your ambient temperature or power requirements. STM32L476xx Part numbering # 8 Part numbering xxx = programmed parts