

Welcome to E-XFL.COM

### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

### Details

E·XFl

| Product Status          | Obsolete                                                             |
|-------------------------|----------------------------------------------------------------------|
| Туре                    | Floating Point                                                       |
| Interface               | DAI, DPI                                                             |
| Clock Rate              | 333MHz                                                               |
| Non-Volatile Memory     | ROM (768kB)                                                          |
| On-Chip RAM             | 256kB                                                                |
| Voltage - I/O           | 3.30V                                                                |
| Voltage - Core          | 1.20V                                                                |
| Operating Temperature   | -40°C ~ 85°C (TA)                                                    |
| Mounting Type           | Surface Mount                                                        |
| Package / Case          | 256-LBGA Exposed Pad                                                 |
| Supplier Device Package | 256-BGA-ED (27x27)                                                   |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-21369bbp-2a |
|                         |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The block diagram of the ADSP-21368 on Page 1 also shows the peripheral clock domain (also known as the I/O processor) and contains the following features:

- IOD0 (peripheral DMA) and IOD1 (external port DMA) buses for 32-bit data transfers
- Peripheral and external port buses for core connection
- External port with an AMI and SDRAM controller
- 4 units for PWM control
- 1 MTM unit for internal-to-internal memory transfers
- Digital applications interface that includes four precision clock generators (PCG), a input data port (IDP) for serial and parallel interconnect, an S/PDIF receiver/transmitter, four asynchronous sample rate converters, eight serial ports, a flexible signal routing unit (DAI SRU).

• Digital peripheral interface that includes three timers, a 2wire interface, two UARTs, two serial peripheral interfaces (SPI), 2 precision clock generators (PCG) and a flexible signal routing unit (DPI SRU).

## SHARC FAMILY CORE ARCHITECTURE

The ADSP-21367/ADSP-21368/ADSP-21369 are code compatible at the assembly level with the ADSP-2126x, ADSP-21160, and ADSP-21161, and with the first generation ADSP-2106x SHARC processors. The ADSP-21367/ADSP-21368/ ADSP-21369 processors share architectural features with the ADSP-2126x and ADSP-2116x SIMD SHARC processors, as shown in Figure 2 and detailed in the following sections.



Figure 2. SHARC Core Block Diagram

### SIMD Computational Engine

The processors contain two computational processing elements that operate as a single-instruction, multiple-data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive DSP algorithms.

Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. When in SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file.

### Independent, Parallel Computation Units

Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier, and shifter. These units perform all operations in a single cycle. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit singleprecision floating-point, 40-bit extended precision floatingpoint, and 32-bit fixed-point data formats.

### Data Register File

A general-purpose data register file is contained in each processing element. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the ADSP-2136x enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0–R15 and in PEY as S0–S15.

### **Context Switch**

Many of the processor's registers have secondary registers that can be activated during interrupt servicing for a fast context switch. The data registers in the register file, the DAG registers, and the multiplier result registers all have secondary registers. The primary registers are active at reset, while the secondary registers are activated by control bits in a mode control register.

### **Universal Registers**

These registers can be used for general-purpose tasks. The USTAT (4) registers allow easy bit manipulations (Set, Clear, Toggle, Test, XOR) for all system registers (control/status) of the core.

The data bus exchange register (PX) permits data to be passed between the 64-bit PM data bus and the 64-bit DM data bus, or between the 40-bit register file and the PM data bus. These registers contain hardware to handle the data width difference.

### Timer

A core timer that can generate periodic software Interrupts. The core timer can be configured to use FLAG3 as a timer expired signal.

### Single-Cycle Fetch of Instruction and Four Operands

The ADSP-21367/ADSP-21368/ADSP-21369 feature an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 2 on Page 4). With separate program and data memory buses and on-chip instruction cache, the processors can simultaneously fetch four operands (two over each data bus) and one instruction (from the cache), all in a single cycle.

### Instruction Cache

The processors include an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full-speed execution of core, looped operations such as digital filter multiply-accumulates, and FFT butterfly processing.

## Data Address Generators with Zero-Overhead Hardware Circular Buffer Support

The ADSP-21367/ADSP-21368/ADSP-21369 have two data address generators (DAGs). The DAGs are used for indirect addressing and implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wraparound, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location.

### **Flexible Instruction Set**

The 48-bit instruction word accommodates a variety of parallel operations for concise programming. For example, the ADSP-21367/ADSP-21368/ADSP-21369 can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory—all in a single instruction.

### **On-Chip Memory**

The processors contain two megabits of internal RAM and six megabits of internal mask-programmable ROM. Each block can be configured for different combinations of code and data storage (see Table 3 on Page 6). Each memory block supports single-cycle, independent accesses by the core processor and I/O



Figure 3. Analog Power (A<sub>VDD</sub>) Filter Circuit

### Target Board JTAG Emulator Connector

Analog Devices DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the ADSP-21367/ ADSP-21368/ADSP-21369 processors to monitor and control the target board processor during emulation. Analog Devices DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator will not affect target system loading or timing.

For complete information on Analog Devices' SHARC DSP Tools product line of JTAG emulator operation, see the appropriate "Emulator Hardware User's Guide."

## **DEVELOPMENT TOOLS**

Analog Devices supports its processors with a complete line of software and hardware development tools, including integrated development environments (which include CrossCore<sup>®</sup> Embedded Studio and/or VisualDSP++<sup>®</sup>), evaluation products, emulators, and a wide variety of software add-ins.

### Integrated Development Environments (IDEs)

For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers two IDEs.

The newest IDE, CrossCore Embedded Studio, is based on the Eclipse<sup>™</sup> framework. Supporting most Analog Devices processor families, it is the IDE of choice for future processors, including multicore devices. CrossCore Embedded Studio seamlessly integrates available software add-ins to support real time operating systems, file systems, TCP/IP stacks, USB stacks, algorithmic software modules, and evaluation hardware board support packages. For more information visit www.analog.com/cces.

The other Analog Devices IDE, VisualDSP++, supports processor families introduced prior to the release of CrossCore Embedded Studio. This IDE includes the Analog Devices VDK real time operating system and an open source TCP/IP stack. For more information visit www.analog.com/visualdsp. Note that VisualDSP++ will not support future Analog Devices processors.

### EZ-KIT Lite Evaluation Board

For processor evaluation, Analog Devices provides wide range of EZ-KIT Lite<sup>®</sup> evaluation boards. Including the processor and key peripherals, the evaluation board also supports on-chip emulation capabilities and other evaluation and development features. Also available are various EZ-Extenders<sup>®</sup>, which are daughter cards delivering additional specialized functionality, including audio and video processing. For more information visit www.analog.com and search on "ezkit" or "ezextender".

## **EZ-KIT Lite Evaluation Kits**

For a cost-effective way to learn more about developing with Analog Devices processors, Analog Devices offer a range of EZ-KIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT Lite evaluation board, directions for downloading an evaluation version of the available IDE(s), a USB cable, and a power supply. The USB controller on the EZ-KIT Lite board connects to the USB port of the user's PC, enabling the chosen IDE evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in-circuit programming of the on-board Flash device to store user-specific boot code, enabling standalone operation. With the full version of Cross-Core Embedded Studio or VisualDSP++ installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors.

### Software Add-Ins for CrossCore Embedded Studio

Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend its capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed.

### **Board Support Packages for Evaluation Hardware**

Software support for the EZ-KIT Lite evaluation boards and EZ-Extender daughter cards is provided by software add-ins called Board Support Packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is located on the web page for the associated EZ-KIT or EZ-Extender product. The link is found in the *Product Download* area of the product web page.

### **Middleware Packages**

Analog Devices separately offers middleware add-ins such as real time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information see the following web pages:

- www.analog.com/ucos3
- www.analog.com/ucfs
- www.analog.com/ucusbd
- www.analog.com/lwip

### **Algorithmic Modules**

To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with both CrossCore Embedded Studio and VisualDSP++. For more information visit www.analog.com and search on "Blackfin software modules" or "SHARC software modules".

### Designing an Emulator-Compatible DSP Board (Target)

For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG Test Access Port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the processor's internal features via the processor's TAP, allowing the developer to load code, set breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see the Engineer-to-Engineer Note "*Analog Devices JTAG Emulation Technical Reference*" (EE-68) on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

## **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-21367/ADSP-21368/ADSP-21369 architecture and functionality. For detailed information on the ADSP-2136x family core architecture and instruction set, refer to the *ADSP-21368 SHARC Processor Hardware Reference* and the *SHARC Processor Programming Reference*.

## **RELATED SIGNAL CHAINS**

A *signal chain* is a series of signal conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. For more information about this term and related topics, see the "signal chain" entry in the Glossary of EE Terms on the Analog Devices website.

Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website.

The Circuits from the Lab<sup>™</sup> site (www.analog.com/signal chains) provides:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

### **Core Timer**

The following timing specification applies to FLAG3 when it is configured as the core timer (TMREXP).

### Table 16. Core Timer







## Timer PWM\_OUT Cycle Timing

The following timing specification applies to Timer0, Timer1, and Timer2 in PWM\_OUT (pulse-width modulation) mode. Timer signals are routed to the DPI\_P14-1 pins through the DPI SRU. Therefore, the timing specifications provided below are valid at the DPI\_P14-1 pins.

### Table 17. Timer PWM\_OUT Timing

| Parameter         |                          | Min                       | Мах                                            | Unit |
|-------------------|--------------------------|---------------------------|------------------------------------------------|------|
| Switching         | g Characteristic         |                           |                                                |      |
| t <sub>PWMO</sub> | Timer Pulse Width Output | $2 \times t_{PCLK} - 1.2$ | $2 \times (2^{31} - 1) \times t_{\text{PCLK}}$ | ns   |



Figure 12. Timer PWM\_OUT Timing

## Flags

The timing specifications provided below apply to the FLAG3–0 and DPI\_P14–1 pins, and the serial peripheral interface (SPI). See Table 8 on Page 13 for more information on flag use.

## Table 21. Flags

| Parameter          |                         | Min                       | Max | Unit |
|--------------------|-------------------------|---------------------------|-----|------|
| Timing Requirement |                         |                           |     |      |
| t <sub>FIPW</sub>  | FLAG3–0 IN Pulse Width  | $2 \times t_{PCLK} + 3$   |     | ns   |
| Switching Chara    | cteristic               |                           |     |      |
| t <sub>FOPW</sub>  | FLAG3–0 OUT Pulse Width | $2 \times t_{PCLK} - 1.5$ |     | ns   |



Figure 16. Flags

### SDRAM Interface Timing (166 MHz SDCLK)

The 166 MHz access speed is for a single processor. When multiple ADSP-21368 processors are connected in a shared memory system, the access speed is 100 MHz.

### Table 22. SDRAM Interface Timing<sup>1</sup>

|                            |                                                    | 3    | 66 MHz | 3    | 50 MHz | All Ot | her Speed<br>irades |      |
|----------------------------|----------------------------------------------------|------|--------|------|--------|--------|---------------------|------|
| Paramete                   | r                                                  | Min  | Мах    | Min  | Мах    | Min    | Мах                 | Unit |
| Timing Red                 | quirements                                         |      |        |      |        |        |                     |      |
| t <sub>ssdat</sub>         | DATA Setup Before SDCLK                            | 500  |        | 500  |        | 500    |                     | ps   |
| t <sub>hsdat</sub>         | DATA Hold After SDCLK                              | 1.23 |        | 1.23 |        | 1.23   |                     | ns   |
| Switching                  | Characteristics                                    |      |        |      |        |        |                     |      |
| t <sub>sdclk</sub>         | SDCLK Period                                       | 6.83 |        | 7.14 |        | 6.0    |                     | ns   |
| t <sub>sdclkh</sub>        | SDCLK Width High                                   | 3    |        | 3    |        | 2.6    |                     | ns   |
| t <sub>sdclkl</sub>        | SDCLK Width Low                                    | 3    |        | 3    |        | 2.6    |                     | ns   |
| $\mathbf{t}_{\text{dcad}}$ | Command, ADDR, Data Delay After SDCLK <sup>2</sup> |      | 4.8    |      | 4.8    |        | 4.8                 | ns   |
| $\mathbf{t}_{\text{HCAD}}$ | Command, ADDR, Data Hold After SDCLK <sup>2</sup>  | 1.2  |        | 1.2  |        | 1.2    |                     | ns   |
| $\mathbf{t}_{DSDAT}$       | Data Disable After SDCLK                           |      | 5.3    |      | 5.3    |        | 5.3                 | ns   |
| t <sub>ensdat</sub>        | Data Enable After SDCLK                            | 1.3  |        | 1.3  |        | 1.3    |                     | ns   |

 $^{1}$  The processor needs to be programmed in  $t_{\text{SDCLK}} = 2.5 \times t_{\text{CCLK}}$  mode when operated at 350 MHz, 366 MHz, and 400 MHz.

<sup>2</sup> Command pins include: SDCAS, SDRAS, SDWE, MSx, SDA10, SDCKE.



Figure 17. SDRAM Interface Timing

## SDRAM Interface Enable/Disable Timing (166 MHz SDCLK)

|--|

| Parameter /         |                                  | Min                     | Мах                            | Unit |
|---------------------|----------------------------------|-------------------------|--------------------------------|------|
| Switching Chai      | acteristics                      |                         |                                |      |
| t <sub>DSDC</sub>   | Command Disable After CLKIN Rise |                         | $2 \times t_{\text{PCLK}} + 3$ | ns   |
| t <sub>ensdc</sub>  | Command Enable After CLKIN Rise  | 4.0                     |                                | ns   |
| t <sub>DSDCC</sub>  | SDCLK Disable After CLKIN Rise   |                         | 8.5                            | ns   |
| t <sub>ensdcc</sub> | SDCLK Enable After CLKIN Rise    | 3.8                     |                                | ns   |
| t <sub>dsdca</sub>  | Address Disable After CLKIN Rise |                         | 9.2                            | ns   |
| t <sub>ensdca</sub> | Address Enable After CLKIN Rise  | $2 \times t_{PCLK} - 4$ | $4 \times t_{\text{PCLK}}$     | ns   |

 $^1$  For  $f_{\rm \tiny CCLK}$  = 400 MHz (SDCLK ratio = 1:2.5).



Figure 18. SDRAM Interface Enable/Disable Timing

### Asynchronous Memory Interface (AMI) Enable/Disable

Use these specifications for passing bus mastership between ADSP-21368 processors ( $\overline{\text{BRx}}$ ).

### Table 26. AMI Enable/Disable

| Parameter N               |                                          | Min                    | Max | Unit |
|---------------------------|------------------------------------------|------------------------|-----|------|
| Switching Characteristics |                                          |                        |     |      |
| t <sub>enamiac</sub>      | Address/Control Enable After Clock Rise  | 4                      |     | ns   |
| t <sub>ENAMID</sub>       | Data Enable After Clock Rise             | t <sub>SDCLK</sub> + 4 |     | ns   |
| t <sub>DISAMIAC</sub>     | Address/Control Disable After Clock Rise |                        | 8.7 | ns   |
| t <sub>DISAMID</sub>      | Data Disable After Clock Rise            |                        | 0   | ns   |



Figure 21. AMI Enable/Disable



DATA TRANSMIT-INTERNAL CLOCK

(FS)













Figure 24. Enable and Three-State

## Parallel Data Acquisition Port (PDAP)

The timing requirements for the PDAP are provided in Table 33. PDAP is the parallel mode operation of Channel 0 of the IDP. For details on the operation of the IDP, see the IDP chapter of the *ADSP-21368 SHARC Processor Hardware Reference.* Note that the 20 bits of external PDAP data can be provided through the external port DATA31–12 pins or the DAI pins.

### Table 33. Parallel Data Acquisition Port (PDAP)

| Parameter                        |                                                                  | Min                                     | Max | Unit |
|----------------------------------|------------------------------------------------------------------|-----------------------------------------|-----|------|
| Timing Requireme                 | Timing Requirements                                              |                                         |     |      |
| t <sub>sphold</sub> 1            | PDAP_HOLD Setup Before PDAP_CLK Sample Edge                      | 2.5                                     |     | ns   |
| t <sub>hphold</sub> <sup>1</sup> | PDAP_HOLD Hold After PDAP_CLK Sample Edge                        | 2.5                                     |     | ns   |
| t <sub>PDSD</sub> <sup>1</sup>   | PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge                  | 3.85                                    |     | ns   |
| t <sub>PDHD</sub> <sup>1</sup>   | PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge                    | 2.5                                     |     | ns   |
| t <sub>PDCLKW</sub>              | Clock Width                                                      | $(t_{\text{PCLK}} \times 4) \div 2 - 3$ |     | ns   |
| t <sub>PDCLK</sub>               | Clock Period                                                     | $t_{PCLK} \times 4$                     |     | ns   |
| Switching Charact                | teristics                                                        |                                         |     |      |
| t <sub>PDHLDD</sub>              | Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word | $2 \times t_{\text{PCLK}} + 3$          |     | ns   |
| t <sub>PDSTRB</sub>              | PDAP Strobe Pulse Width                                          | $2 	imes t_{\text{PCLK}} - 1$           |     | ns   |

<sup>1</sup>Data Source pins are DATA31-12, or DAI pins. Source pins for SCLK and FS are: 1) DATA11-10 pins, 2) DAI pins.



Figure 27. PDAP Timing



Figure 29. SRC Serial Input Port Timing

### Sample Rate Converter—Serial Output Port

For the serial output port, the frame-sync is an input and it should meet setup and hold times with regard to SCLK on the output port. The serial data output, SDATA, has a hold time

#### Table 36. SRC, Serial Output Port

and delay specification with regard to SCLK. Note that SCLK rising edge is the sampling edge and the falling edge is the drive edge.

| Parameter I                      |                                             | Min                          | Max | Unit |
|----------------------------------|---------------------------------------------|------------------------------|-----|------|
| Timing Requirements              |                                             |                              |     |      |
| t <sub>sRCSFS</sub> <sup>1</sup> | FS Setup Before SCLK Rising Edge            | 4                            |     | ns   |
| t <sub>srchfs</sub> <sup>1</sup> | FS Hold After SCLK Rising Edge              | 5.5                          |     | ns   |
| t <sub>srcclkw</sub>             | Clock Width                                 | $(t_{PCLK} \times 4) \div 2$ | – 1 | ns   |
| t <sub>srcclk</sub>              | Clock Period                                | $t_{\text{PCLK}} \times 4$   |     | ns   |
| Switching Ch                     | aracteristics                               |                              |     |      |
| t <sub>srctdd</sub> 1            | Transmit Data Delay After SCLK Falling Edge |                              | 9.9 | ns   |
| t <sub>srctdh</sub> 1            | Transmit Data Hold After SCLK Falling Edge  | 1                            |     | ns   |

<sup>1</sup> DATA, SCLK, and FS can come from any of the DAI pins. SCLK and FS can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins.



Figure 30. SRC Serial Output Port Timing



Figure 34. S/PDIF Transmitter Input Timing

### **Oversampling Clock (TxCLK) Switching Characteristics**

The S/PDIF transmitter has an oversampling clock. This TxCLK input is divided down to generate the biphase clock.

### Table 38. Oversampling Clock (TxCLK) Switching Characteristics

| Parameter                                   | Min | Max                                                 | Unit |
|---------------------------------------------|-----|-----------------------------------------------------|------|
| TxCLK Frequency for TxCLK = 384 × FS        |     | Oversampling Ratio $\times$ FS $\leq 1/t_{SITXCLK}$ | MHz  |
| TxCLK Frequency for TxCLK = $256 \times FS$ |     | 49.2                                                | MHz  |
| Frame Rate (FS)                             |     | 192.0                                               | kHz  |

### **S/PDIF Receiver**

The following section describes timing as it relates to the S/PDIF receiver.

### Internal Digital PLL Mode

In the internal digital phase-locked loop mode the internal PLL (digital PLL) generates the  $512 \times FS$  clock.

### Table 39. S/PDIF Receiver Internal Digital PLL Mode Timing

| Parameter                 |                                | Min | Max | Unit |
|---------------------------|--------------------------------|-----|-----|------|
| Switching Characteristics |                                |     |     |      |
| t <sub>DFSI</sub>         | LRCLK Delay After SCLK         |     | 5   | ns   |
| t <sub>HOFSI</sub>        | LRCLK Hold After SCLK          | -2  |     | ns   |
| t <sub>ddti</sub>         | Transmit Data Delay After SCLK |     | 5   | ns   |
| t <sub>HDTI</sub>         | Transmit Data Hold After SCLK  | -2  |     | ns   |
| t <sub>sclkiw</sub> 1     | Transmit SCLK Width            | 40  |     | ns   |

<sup>1</sup> SCLK frequency is  $64 \times FS$  where FS = the frequency of LRCLK.



Figure 35. S/PDIF Receiver Internal Digital PLL Mode Timing

### JTAG Test Access Port and Emulation

### Table 42. JTAG Test Access Port and Emulation

| Paramete                       | Parameter N                         |                  | Max                      | Unit |
|--------------------------------|-------------------------------------|------------------|--------------------------|------|
| Timing Req                     | Timing Requirements                 |                  |                          |      |
| t <sub>TCK</sub>               | TCK Period                          | t <sub>ck</sub>  |                          | ns   |
| t <sub>stap</sub>              | TDI, TMS Setup Before TCK High      | 5                |                          | ns   |
| t <sub>htap</sub>              | TDI, TMS Hold After TCK High        | 6                |                          | ns   |
| t <sub>ssys</sub> <sup>1</sup> | System Inputs Setup Before TCK High | 7                |                          | ns   |
| t <sub>HSYS</sub> <sup>1</sup> | System Inputs Hold After TCK High   | 18               |                          | ns   |
| t <sub>rrstw</sub>             | TRST Pulse Width                    | 4t <sub>cK</sub> |                          | ns   |
| Switching (                    | Characteristics                     |                  |                          |      |
| t <sub>DTDO</sub>              | TDO Delay from TCK Low              |                  | 7                        | ns   |
| t <sub>DSYS</sub> <sup>2</sup> | System Outputs Delay After TCK Low  |                  | $t_{c\kappa} \div 2 + 7$ | ns   |

<sup>1</sup> System Inputs = AD15–0, <u>SPIDS</u>, CLK\_CFG1–0, <u>RESET</u>, BOOT\_CFG1–0, MISO, MOSI, SPICLK, DAI\_Px, FLAG3–0. <sup>2</sup> System Outputs = MISO, MOSI, SPICLK, DAI\_Px, AD15–0, <u>RD</u>, <u>WR</u>, FLAG3–0, <u>EMU</u>.



Figure 38. IEEE 1149.1 JTAG Test Access Port

### **OUTPUT DRIVE CURRENTS**

Figure 39 shows typical I-V characteristics for the output drivers and Figure 40 shows typical I-V characteristics for the SDCLK output drivers. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 39. Typical Drive at Junction Temperature



Figure 40. SDCLK1–0 Drive at Junction Temperature

## **TEST CONDITIONS**

The ac signal specifications (timing parameters) appear in Table 14 on Page 23 through Table 42 on Page 50. These include output disable time, output enable time, and capacitive loading. The timing specifications for the SHARC apply for the voltage reference levels in Figure 41.

Timing is measured on signals when they cross the 1.5 V level as described in Figure 41. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.5 V and the point that the second signal reaches 1.5 V.



Figure 41. Voltage Reference Levels for AC Measurements

## **CAPACITIVE LOADING**

Output delays and holds are based on standard capacitive loads of an average of 6 pF on all pins (see Figure 42). Figure 47 and Figure 48 show graphically how output delays and holds vary with load capacitance. The graphs of Figure 43 through Figure 48 may not be linear outside the ranges shown for Typical Output Delay vs. Load Capacitance and Typical Output Rise Time (20% to 80%, V = Min) vs. Load Capacitance.





NOTES: THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD), IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS.

ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES.

Figure 42. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 43. Typical Output Rise/Fall Time (20% to 80%,  $V_{DDEXT} = Min$ )



Figure 44. Typical Output Rise/Fall Time (20% to 80%, V<sub>DDEXT</sub> = Max)



Figure 45. SDCLK Typical Output Rise/Fall Time (20% to 80%,  $V_{DDEXT} = Min$ )



Figure 46. SDCLK Typical Output Rise/Fall Time (20% to 80%, V<sub>DDEXT</sub> = Max)

Figure 49 shows the bottom view of the BGA\_ED ball configuration. Figure 50 shows the top view of the BGA\_ED ball configuration.



Figure 49. 256-Ball BGA\_ED Ball Configuration (Bottom View)



Figure 50. 256-Ball BGA\_ED Ball Configuration (Top View)



www.analog.com

©2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05267-0-10/13(F)

Rev. F | Page 64 of 64 | October 2013