



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                          |
|----------------------------|--------------------------------------------------------------------------|
| Product Status             | Active                                                                   |
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 25MHz                                                                    |
| Connectivity               | UART/USART                                                               |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                               |
| Number of I/O              | 16                                                                       |
| Program Memory Size        | 8KB (4K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                              |
| Data Converters            | A/D 7x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 18-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f1320-e-p |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1.0   | Device Overview                                                                       |     |
|-------|---------------------------------------------------------------------------------------|-----|
| 2.0   | Oscillator Configurations                                                             | 10  |
| 3.0   | Power Managed Modes                                                                   |     |
| 4.0   | Reset                                                                                 |     |
| 5.0   | Memory Organization                                                                   | 39  |
| 6.0   | Flash Program Memory                                                                  | 55  |
| 7.0   | Data EEPROM Memory                                                                    | 64  |
| 8.0   | 8 x 8 Hardware Multiplier                                                             | 68  |
| 9.0   | Interrupts                                                                            |     |
| 10.0  | I/O Ports                                                                             | 83  |
| 11.0  | Timer0 Module                                                                         | 95  |
| 12.0  | Timer1 Module                                                                         | 98  |
| 13.0  | Timer2 Module                                                                         | 104 |
| 14.0  |                                                                                       |     |
| 15.0  |                                                                                       |     |
| 16.0  | Enhanced Addressable Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | 126 |
| 17.0  | 10-Bit Analog-to-Digital Converter (A/D) Module                                       | 149 |
| 18.0  | Low-Voltage Detect                                                                    | 160 |
| 19.0  | Special Features of the CPU                                                           | 165 |
| 20.0  | Instruction Set Summary                                                               | 184 |
| 21.0  | Development Support                                                                   | 226 |
| 22.0  |                                                                                       |     |
| 23.0  | DC and AC Characteristics Graphs and Tables                                           | 262 |
| 24.0  | Packaging Information                                                                 | 280 |
| Appe  | andix A: Revision History                                                             | 290 |
| Appe  | andix B: Device Differences                                                           | 290 |
| Appe  | andix C: Conversion Considerations                                                    | 291 |
| Appe  | andix D: Migration from Baseline to Enhanced Devices                                  | 291 |
|       | andix E: Migration from Mid-Range to Enhanced Devices                                 |     |
| Appe  | andix F: Migration from High-End to Enhanced Devices                                  | 292 |
|       | Microchip Web Site                                                                    |     |
| Custo | omer Change Notification Service                                                      | 293 |
| Custo | omer Support                                                                          | 293 |
| PIC1  | 8F1220/1320 Product Identification System                                             | 294 |

# 2.7.1 OSCILLATOR CONTROL REGISTER

The OSCCON register (Register 2-2) controls several aspects of the system clock's operation, both in full-power operation and in power managed modes.

The System Clock Select bits, SCS1:SCS0, select the clock source that is used when the device is operating in power managed modes. The available clock sources are the primary clock (defined in Configuration Register 1H), the secondary clock (Timer1 oscillator) and the internal oscillator block. The clock selection has no effect until a SLEEP instruction is executed and the device enters a power managed mode of operation. The SCS bits are cleared on all forms of Reset.

The Internal Oscillator Select bits, IRCF2:IRCF0, select the frequency output of the internal oscillator block that is used to drive the system clock. The choices are the INTRC source, the INTOSC source (8 MHz), or one of the six frequencies derived from the INTOSC postscaler (125 kHz to 4 MHz). If the internal oscillator block is supplying the system clock, changing the states of these bits will have an immediate change on the internal oscillator's output.

The OSTS, IOFS and T1RUN bits indicate which clock source is currently providing the system clock. The OSTS indicates that the Oscillator Start-up Timer has timed out and the primary clock is providing the system clock in Primary Clock modes. The IOFS bit indicates when the internal oscillator block has stabilized and is providing the system clock in RC Clock modes or during Two-Speed Start-ups. The T1RUN bit (T1CON<6>) indicates when the Timer1 oscillator is providing the system clock in Secondary Clock modes. In power managed modes, only one of these three bits will be set at any time. If none of these bits are set, the INTRC is providing the system clock, or the internal oscillator block has just started and is not yet stable.

The IDLEN bit controls the selective shutdown of the controller's CPU in power managed modes. The uses of these bits are discussed in more detail in **Section 3.0 "Power Managed Modes"**.

- Note 1: The Timer1 oscillator must be enabled to select the secondary clock source. The Timer1 oscillator is enabled by setting the T1OSCEN bit in the Timer1 Control register (T1CON<3>). If the Timer1 oscillator is not enabled, then any attempt to select a secondary clock source when executing a SLEEP instruction will be ignored.
  - 2: It is recommended that the Timer1 oscillator be operating and stable before executing the SLEEP instruction or a very long delay may occur while the Timer1 oscillator starts.



## FIGURE 2-8: PIC18F1220/1320 CLOCK DIAGRAM

## 5.14 RCON Register

The Reset Control (RCON) register contains flag bits that allow differentiation between the sources of a device Reset. These flags include the TO, PD, POR, BOR and RI bits. This register is readable and writable.

- Note 1: If the BOR Configuration bit is set (Brown-out Reset enabled), the BOR bit is '1' on a Power-on Reset. After a Brown-out Reset has occurred, the BOR bit will be cleared and must be set by firmware to indicate the occurrence of the next Brown-out Reset.
  - 2: It is recommended that the POR bit be set after a Power-on Reset has been detected, so that subsequent Power-on Resets may be detected.

#### REGISTER 5-3: RCON: RESET CONTROL REGISTER

| R/W-0            | U-0            | U-0               | R/W-1          | R-1               | R-1              | R/W-0            | R/W-0       |
|------------------|----------------|-------------------|----------------|-------------------|------------------|------------------|-------------|
| IPEN             | _              | _                 | RI             | TO                | PD               | POR              | BOR         |
| bit 7            |                |                   |                |                   |                  |                  | bit 0       |
|                  |                |                   |                |                   |                  |                  |             |
| Legend:          |                |                   |                |                   |                  |                  |             |
| R = Readable     | bit            | W = Writable      | bit            | U = Unimpler      | mented bit, read | l as '0'         |             |
| u = Bit is unch  | anged          | x = Bit is unki   | nown           | -n/n = Value      | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set |                | '0' = Bit is cle  | ared           | q = Value de      | pends on condit  | ion              |             |
|                  |                |                   |                |                   |                  |                  |             |
| bit 7            |                | pt Priority Enat  |                |                   |                  |                  |             |
|                  |                | riority levels or |                |                   | mpatibility mod  | c)               |             |
| bit 6-5          |                | ited: Read as '   | • •            |                   | impationity mou  | e)               |             |
| bit 4            |                | struction Flag b  |                |                   |                  |                  |             |
| DIL 4            |                | •                 |                | uted (set by firm | ware only)       |                  |             |
|                  |                |                   |                | causing a devi    |                  |                  |             |
|                  | (must be       | set in software   | e after a Brow | n-out Reset oc    | curs)            |                  |             |
| bit 3            | TO: Watchdo    | g Time-out Fla    | g bit          |                   |                  |                  |             |
|                  |                | ower-up, CLRW     |                | or SLEEP instr    | uction           |                  |             |
| bit 2            |                | own Detection     |                |                   |                  |                  |             |
| DIL Z            |                | ower-up or by t   | U              | struction         |                  |                  |             |
|                  |                | by execution of   |                |                   |                  |                  |             |
| bit 1            | POR: Power-    | on Reset Statu    | s bit          |                   |                  |                  |             |
|                  |                |                   |                | (set by firmwar   |                  |                  |             |
|                  | 0 = A Power    | -on Reset occu    | rred (must be  | e set in software | e after a Power- | on Reset occur   | s)          |
| bit 0            |                | out Reset Stat    |                |                   |                  |                  |             |
|                  |                |                   |                | (set by firmwar   |                  | aut Daaat        |             |
|                  | 0 = A Brown    | -out Reset occ    | urred (must b  | e set in softwar  | e after a Brown  | -out Reset occi  | urs)        |
| Note 1: For      | Borrow, the po | larity is reverse | ed. A subtract | tion is executed  | I by adding the  | two's compleme   | ent of the  |

**Note 1:** For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.

# 6.0 FLASH PROGRAM MEMORY

The Flash program memory is readable, writable and erasable during normal operation over the entire VDD range.

A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 8 bytes at a time. Program memory is erased in blocks of 64 bytes at a time. A "Bulk Erase" operation may not be issued from user code.

While writing or erasing program memory, instruction fetches cease until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases.

A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP.

## 6.1 Table Reads and Table Writes

In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM:

- Table Read (TBLRD)
- Table Write (TBLWT)



Table read operations retrieve data from program memory and place it into TABLAT in the data RAM space. Figure 6-1 shows the operation of a table read with program memory and data RAM.

Table write operations store data from TABLAT in the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 6.5 "Writing to Flash Program Memory"**. Figure 6-2 shows the operation of a table write with program memory and data RAM.

Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word aligned (TBLPTRL<0> = 0).

The EEPROM on-chip timer controls the write and erase times. The write and erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations.



# FIGURE 6-1: TABLE READ OPERATION





# 6.2 Control Registers

Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the:

- EECON1 register
- EECON2 register
- TABLAT register
- TBLPTR registers

# 6.2.1 EECON1 AND EECON2 REGISTERS

EECON1 is the control register for memory accesses.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the memory write and erase sequences.

Control bit, EEPGD, determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed.

Control bit, CFGS, determines if the access will be to the Configuration registers, or to program memory/data EEPROM memory. When set, subsequent operations access Configuration registers. When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory.

The FREE bit controls program memory erase operations. When the FREE bit is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled. The WREN bit enables and disables erase and write operations. When set, erase and write operations are allowed. When clear, erase and write operations are disabled – the WR bit cannot be set while the WREN bit is clear. This process helps to prevent accidental writes to memory due to errant (unexpected) code execution.

Firmware should keep the WREN bit clear at all times, except when starting erase or write operations. Once firmware has set the WR bit, the WREN bit may be cleared. Clearing the WREN bit will not affect the operation in progress.

The WRERR bit is set when a write operation is interrupted by a Reset. In these situations, the user can check the WRERR bit and rewrite the location. It will be necessary to reload the data and address registers (EEDATA and EEADR) as these registers have cleared as a result of the Reset.

Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation.

The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See **Section 6.3 "Reading the Flash Program Memory"** regarding table reads.

Note: Interrupt flag bit, EEIF in the PIR2 register, is set when the write is complete. It must be cleared in software.

#### 6.2.2 TABLAT – TABLE LATCH REGISTER

The Table Latch (TABLAT) is an 8-bit register mapped into the SFR space. The table latch is used to hold 8-bit data during data transfers between program memory and data RAM.

#### 6.2.3 **TBLPTR – TABLE POINTER** REGISTER

The Table Pointer (TBLPTR) addresses a byte within the program memory. The TBLPTR is comprised of three SFR registers: Table Pointer Upper Byte, Table Pointer High Byte and Table Pointer Low Byte (TBLPTRU:TBLPTRH:TBLPTRL). These three registers join to form a 22-bit wide pointer. The low-order 21 bits allow the device to address up to 2 Mbytes of program memory space. Setting the 22nd bit allows access to the device ID, the user ID and the configuration bits.

The Table Pointer (TBLPTR) register is used by the TBLRD and TBLWT instructions. These instructions can update the TBLPTR in one of four ways based on the table operation. These operations are shown in Table 6-1. These operations on the TBLPTR only affect the low-order 21 bits.

#### TABLE POINTER BOUNDARIES 6.2.4

TBLPTR is used in reads, writes and erases of the Flash program memory.

When a TBLRD is executed, all 22 bits of the Table Pointer determine which byte is read from program or configuration memory into TABLAT.

When a TBLWT is executed, the three LSbs of the Table Pointer (TBLPTR<2:0>) determine which of the eight program memory holding registers is written to. When the timed write to program memory (long write) begins, the 19 MSbs of the Table Pointer (TBLPTR<21:3>) will determine which program memory block of 8 bytes is written to (TBLPTR<2:0> are ignored). For more detail, see Section 6.5 "Writing to Flash Program Memory".

When an erase of program memory is executed, the 16 MSbs of the Table Pointer (TBLPTR<21:6>) point to the 64-byte block that will be erased. The Least Significant bits (TBLPTR<5:0>) are ignored.

Figure 6-3 describes the relevant boundaries of TBLPTR based on Flash program memory operations.

| TABLE 6-1:         | TABLE POINTER OPERATIONS WITH TBLRD AND TBLWT INSTRUCTIONS |
|--------------------|------------------------------------------------------------|
| Example            | Operation on Table Pointer                                 |
| TBLRD*<br>TBLWT*   | TBLPTR is not modified                                     |
| TBLRD*+<br>TBLWT*+ | TBLPTR is incremented after the read/write                 |

TBLPTR is decremented after the read/write

TBLPTR is incremented before the read/write

#### FRATIONS WITH TRUDE AND TRUMT INSTRUCTIONS

#### FIGURE 6-3: TABLE POINTER BOUNDARIES BASED ON OPERATION



TBLRD\*-

TBLWT\*-TBLRD+\*

TBLWT+\*

# 9.3 PIE Registers

The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Enable registers (PIE1, PIE2). When IPEN = 0, the PEIE bit must be set to enable any of these peripheral interrupts.

#### REGISTER 9-6: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

| U-0         | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |
|-------------|---------|---------|---------|-----|---------|---------|---------|--|--|
| —           | ADIE    | RCIE    | TXIE    | —   | CCP1IE  | TMR2IE  | TMR1IE  |  |  |
| bit 7 bit 0 |         |         |         |     |         |         |         |  |  |

#### Legend:

| Legenu.              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7          | Unimplemented: Read as '0'                                                                                                                                                                                                                          |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6          | ADIE: A/D Converter Interrupt Enable bit                                                                                                                                                                                                            |
|                | <ul><li>1 = Enables the A/D interrupt</li><li>0 = Disables the A/D interrupt</li></ul>                                                                                                                                                              |
| bit 5          | RCIE: EUSART Receive Interrupt Enable bit                                                                                                                                                                                                           |
|                | <ul><li>1 = Enables the EUSART receive interrupt</li><li>0 = Disables the EUSART receive interrupt</li></ul>                                                                                                                                        |
| bit 4          | TXIE: EUSART Transmit Interrupt Enable bit                                                                                                                                                                                                          |
|                | <ul> <li>1 = Enables the EUSART transmit interrupt</li> <li>0 = Disables the EUSART transmit interrupt</li> </ul>                                                                                                                                   |
|                | •                                                                                                                                                                                                                                                   |
| bit 3          | Unimplemented: Read as '0'                                                                                                                                                                                                                          |
| bit 3<br>bit 2 | Unimplemented: Read as '0'<br>CCP1IE: CCP1 Interrupt Enable bit                                                                                                                                                                                     |
|                | •                                                                                                                                                                                                                                                   |
|                | CCP1IE: CCP1 Interrupt Enable bit                                                                                                                                                                                                                   |
|                | <b>CCP1IE:</b> CCP1 Interrupt Enable bit<br>1 = Enables the CCP1 interrupt                                                                                                                                                                          |
| bit 2          | <b>CCP1IE:</b> CCP1 Interrupt Enable bit<br>1 = Enables the CCP1 interrupt<br>0 = Disables the CCP1 interrupt                                                                                                                                       |
| bit 2          | <ul> <li>CCP1IE: CCP1 Interrupt Enable bit</li> <li>1 = Enables the CCP1 interrupt</li> <li>0 = Disables the CCP1 interrupt</li> <li>TMR2IE: TMR2 to PR2 Match Interrupt Enable bit</li> <li>1 = Enables the TMR2 to PR2 match interrupt</li> </ul> |

# 11.0 TIMER0 MODULE

The Timer0 module has the following features:

- Software selectable as an 8-bit or 16-bit timer/ counter
- Readable and writable
- Dedicated 8-bit software programmable prescaler
- · Clock source selectable to be external or internal
- Interrupt-on-overflow from FFh to 00h in 8-bit mode and FFFFh to 0000h in 16-bit mode
- Edge select for external clock

#### REGISTER 11-1: TOCON: TIMERO CONTROL REGISTER

Figure 11-1 shows a simplified block diagram of the Timer0 module in 8-bit mode and Figure 11-2 shows a simplified block diagram of the Timer0 module in 16-bit mode.

The T0CON register (Register 11-1) is a readable and writable register that controls all the aspects of Timer0, including the prescale selection.

| R/W-1/1     | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |  |
|-------------|---------|---------|---------|---------|---------|---------|---------|--|--|
| TMR0ON      | T08BIT  | TOCS    | TOSE    | PSA     | T0PS2   | T0PS1   | T0PS0   |  |  |
| bit 7 bit 0 |         |         |         |         |         |         |         |  |  |

| Legend:        |                                                                                        |                                                                                                                                                                                                                                                                                                                 |                                                                                           |
|----------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| R = Readal     | ble bit                                                                                | W = Writable bit                                                                                                                                                                                                                                                                                                | U = Unimplemented bit, read as '0'                                                        |
| u = Bit is ur  | nchanged                                                                               | x = Bit is unknown                                                                                                                                                                                                                                                                                              | -n/n = Value at POR and BOR/Value at all other Resets                                     |
| '1' = Bit is s | set                                                                                    | '0' = Bit is cleared                                                                                                                                                                                                                                                                                            |                                                                                           |
| bit 7          | TMR0ON:                                                                                | Timer0 On/Off Control bit                                                                                                                                                                                                                                                                                       |                                                                                           |
|                | 1 = Enabl<br>0 = Stops                                                                 |                                                                                                                                                                                                                                                                                                                 |                                                                                           |
| bit 6          | 1 = Timer                                                                              | mer0 8-bit/16-bit Control bit<br>0 is configured as an 8-bit tir<br>0 is configured as a 16-bit tir                                                                                                                                                                                                             |                                                                                           |
| bit 5          | 1 = Trans                                                                              | er0 Clock Source Select bit<br>ition on T0CKI pin<br>al instruction cycle clock (CL                                                                                                                                                                                                                             | KO)                                                                                       |
| bit 4          | 1 = Increr                                                                             | er0 Source Edge Select bit<br>nent on high-to-low transitior<br>nent on low-to-high transitior                                                                                                                                                                                                                  | •                                                                                         |
| bit 3          | 1 = TImer                                                                              |                                                                                                                                                                                                                                                                                                                 | I. Timer0 clock input bypasses prescaler.<br>er0 clock input comes from prescaler output. |
| bit 2-0        | 111 = 1:25 $110 = 1:12$ $101 = 1:64$ $100 = 1:32$ $011 = 1:16$ $010 = 1:8$ $001 = 1:4$ | <ul> <li>&gt;: Timer0 Prescaler Select b</li> <li>56 Prescale value</li> <li>28 Prescale value</li> <li>4 Prescale value</li> <li>2 Prescale value</li> <li>5 Prescale value</li> <li>Prescale value</li> <li>Prescale value</li> <li>Prescale value</li> <li>Prescale value</li> <li>Prescale value</li> </ul> | its                                                                                       |

# PIC18F1220/1320

## FIGURE 11-1: TIMER0 BLOCK DIAGRAM IN 8-BIT MODE







#### 15.3.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared; therefore, the first capture may be from a non-zero prescaler. Example 15-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON     | ; Turn CCP module off |
|-------|-------------|-----------------------|
| MOVLW | NEW_CAPT_PS | ; Load WREG with the  |
|       |             | ; new prescaler mode  |
|       |             | ; value and CCP ON    |
| MOVWF | CCP1CON     | ; Load CCP1CON with   |
|       |             | ; this value          |
|       |             |                       |

## FIGURE 15-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



# 15.4 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against either the TMR1 register pair value, or the TMR3 register pair value. When a match occurs, the RB3/CCP1/P1A pin:

- Is driven high
- Is driven low
- Toggles output (high-to-low or low-to-high)
- Remains unchanged (interrupt only)

The action on the pin is based on the value of control bits, CCP1M3:CCP1M0. At the same time, interrupt flag bit, CCP1IF, is set.

## 15.4.1 CCP PIN CONFIGURATION

The user must configure the RB3/CCP1/P1A pin as an output by clearing the TRISB<3> bit.

Note: Clearing the CCP1CON register will force the RB3/CCP1/P1A compare output latch to the default low level. This is not the PORTB I/O data latch.

# 15.4.2 TIMER1/TIMER3 MODE SELECTION

Timer1 and/or Timer3 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

## 15.4.3 SOFTWARE INTERRUPT MODE

When generate software interrupt is chosen, the RB3/ CCP1/P1A pin is not affected. CCP1IF is set and an interrupt is generated (if enabled).

## 15.4.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated, which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The special event trigger also sets the GO/DONE bit (ADCON0<1>). This starts a conversion of the currently selected A/D channel if the A/D is on.

#### 15.5.6 PROGRAMMABLE DEAD-BAND DELAY

In half-bridge applications where all power switches are modulated at the PWM frequency at all times, the power switches normally require more time to turn off than to turn on. If both the upper and lower power switches are switched at the same time (one turned on and the other turned off), both switches may be on for a short period of time until one switch completely turns off. During this brief interval, a very high current (shootthrough current) may flow through both power switches, shorting the bridge supply. To avoid this potentially destructive shoot-through current from flowing during switching, turning on either of the power switches is normally delayed to allow the other switch to completely turn off.

In the Half-Bridge Output mode, a digitally programmable dead-band delay is available to avoid shoot-through current from destroying the bridge power switches. The delay occurs at the signal transition from the non-active state to the active state. See Figure 15-6 for an illustration. The lower seven bits of the PWM1CON register (Register 15-2) sets the delay period in terms of microcontroller instruction cycles (TCY or 4 ToSC).

#### 15.5.7 ENHANCED PWM AUTO-SHUTDOWN

When the ECCP is programmed for any of the Enhanced PWM modes, the active output pins may be configured for auto-shutdown. Auto-shutdown immediately places the Enhanced PWM output pins into a defined shutdown state when a shutdown event occurs.

A shutdown event can be caused by the INT0, INT1 or INT2 pins (or any combination of these three sources). The auto-shutdown feature can be disabled by not selecting any auto-shutdown sources. The auto-shutdown sources to be used are selected using the ECCPAS2:ECCPAS0 bits (bits <6:4> of the ECCPAS register).

When a shutdown occurs, the output pins are asynchronously placed in their shutdown states, specified by the PSSAC1:PSSAC0 and PSSBD1:PSSBD0 bits (ECCPAS<3:0>). Each pin pair (P1A/P1C and P1B/P1D) may be set to drive high, drive low or be tristated (not driving). The ECCPASE bit (ECCPAS<7>) is also set to hold the Enhanced PWM outputs in their shutdown states.

The ECCPASE bit is set by hardware when a shutdown event occurs. If automatic restarts are not enabled, the ECCPASE bit is cleared by firmware when the cause of the shutdown clears. If automatic restarts are enabled, the ECCPASE bit is automatically cleared when the cause of the auto-shutdown has cleared. If the ECCPASE bit is set when a PWM period begins, the PWM outputs remain in their shutdown state for that entire PWM period. When the ECCPASE bit is cleared, the PWM outputs will return to normal operation at the beginning of the next PWM period.

**Note:** Writing to the ECCPASE bit is disabled while a shutdown condition is active.

| U-0             | R-1                                                                                                                                                                                                                                                             | U-0                                                            | R/W-0/0         | R/W-0/0      | U-0               | R/W-0/0          | R/W-0/0        |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|--------------|-------------------|------------------|----------------|--|--|--|
| —               | RCIDL                                                                                                                                                                                                                                                           | _                                                              | SCKP            | BRG16        |                   | WUE              | ABDEN          |  |  |  |
| bit 7           |                                                                                                                                                                                                                                                                 |                                                                |                 |              |                   |                  | bit 0          |  |  |  |
|                 |                                                                                                                                                                                                                                                                 |                                                                |                 |              |                   |                  |                |  |  |  |
| Legend:         |                                                                                                                                                                                                                                                                 |                                                                |                 |              |                   |                  |                |  |  |  |
| R = Readab      |                                                                                                                                                                                                                                                                 | W = Writable                                                   |                 | •            | mented bit, rea   |                  |                |  |  |  |
| u = Bit is und  | -                                                                                                                                                                                                                                                               | x = Bit is unk                                                 |                 | -n/n = Value | at POR and BC     | R/Value at all c | ther Resets    |  |  |  |
| '1' = Bit is se | et                                                                                                                                                                                                                                                              | '0' = Bit is cle                                               | ared            |              |                   |                  |                |  |  |  |
| bit 7           | Unimplemen                                                                                                                                                                                                                                                      | ted: Read as                                                   | ʻ0'             |              |                   |                  |                |  |  |  |
| bit 6           | -                                                                                                                                                                                                                                                               |                                                                |                 |              |                   |                  |                |  |  |  |
|                 | RCIDL: Receive Operation Idle Status bit<br>1 = Receiver is Idle<br>0 = Receiver is busy                                                                                                                                                                        |                                                                |                 |              |                   |                  |                |  |  |  |
| bit 5           | Unimplemen                                                                                                                                                                                                                                                      | ted: Read as                                                   | ʻ0'             |              |                   |                  |                |  |  |  |
| bit 4           | SCKP: Synch                                                                                                                                                                                                                                                     | ronous Clock                                                   | Polarity Select | t bit        |                   |                  |                |  |  |  |
|                 | <u>Asynchronou</u><br>Unused in thi                                                                                                                                                                                                                             |                                                                |                 |              |                   |                  |                |  |  |  |
|                 |                                                                                                                                                                                                                                                                 | mode:<br>for clock (CK)<br>for clock (CK)                      | •               |              |                   |                  |                |  |  |  |
| bit 3           | <b>BRG16:</b> 16-b                                                                                                                                                                                                                                              | it Baud Rate F                                                 | Register Enable | e bit        |                   |                  |                |  |  |  |
|                 |                                                                                                                                                                                                                                                                 |                                                                |                 | H and SPBRC  |                   | RGH value igno   | bred           |  |  |  |
| bit 2           | Unimplemen                                                                                                                                                                                                                                                      | ted: Read as                                                   | ʻ0'             |              |                   |                  |                |  |  |  |
| bit 1           | WUE: Wake-                                                                                                                                                                                                                                                      | up Enable bit                                                  |                 |              |                   |                  |                |  |  |  |
|                 | Asynchronous mode:<br>1 = EUSART will continue to sample the RX pin – interrupt generated on falling edge; bit cleared in<br>hardware on following rising edge<br>0 = RX pin not monitored or rising edge detected<br>Synchronous mode:<br>Unused in this mode. |                                                                |                 |              |                   |                  |                |  |  |  |
| bit 0           | ABDEN: Auto                                                                                                                                                                                                                                                     | -Baud Detect                                                   | Enable bit      |              |                   |                  |                |  |  |  |
|                 | cleared in                                                                                                                                                                                                                                                      | aud rate meas<br>n hardware up<br>e measuremer<br><u>mode:</u> | on completion   |              | ter – requires re | eception of a Sy | nc byte (55h); |  |  |  |

# REGISTER 16-3: BAUDCTL: BAUD RATE CONTROL REGISTER

#### 16.3.2 EUSART ASYNCHRONOUS RECEIVER

The receiver block diagram is shown in Figure 16-5. The data is received on the RB4/AN6/RX/DT/KBI0 pin and drives the data recovery block. The data recovery block is actually a high-speed shifter, operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc. This mode would typically be used in RS-232 systems.

To set up an Asynchronous Reception:

- 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN.
- 3. If interrupts are desired, set enable bit RCIE.
- 4. If 9-bit reception is desired, set bit RX9.
- 5. Enable the reception by setting bit CREN.
- Flag bit, RCIF, will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception.
- 8. Read the 8-bit received data by reading the RCREG register.
- 9. If any error occurred, clear the error by clearing enable bit CREN.
- 10. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

# 16.3.3 SETTING UP 9-BIT MODE WITH ADDRESS DETECT

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If interrupts are required, set the RCEN bit and select the desired priority level with the RCIP bit.
- 4. Set the RX9 bit to enable 9-bit reception.
- 5. Set the ADDEN bit to enable address detect.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF bit will be set when reception is complete. The interrupt will be Acknowledged if the RCIE and GIE bits are set.
- 8. Read the RCSTA register to determine if any error occurred during reception, as well as read bit 9 of data (if applicable).
- 9. Read RCREG to determine if the device is being addressed.
- 10. If any error occurred, clear the CREN bit.
- 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and interrupt the CPU.



# PIC18F1220/1320



#### TABLE 20-1: PIC18FXXXX INSTRUCTION SET

| Mnemo   | onic,                           | Description                              | Cycles     | 16-Bit Instruction Word |              |      |      | Status            | Notoo      |
|---------|---------------------------------|------------------------------------------|------------|-------------------------|--------------|------|------|-------------------|------------|
| Opera   | nds                             | Description                              | Cycles     | MSb                     |              |      | LSb  | Affected          | Notes      |
| BYTE-OR | IENTED                          | FILE REGISTER OPERATIONS                 |            |                         |              |      |      |                   |            |
| ADDWF   | f, d, a                         | Add WREG and f                           | 1          | 0010                    | 01da         | ffff | ffff | C, DC, Z, OV, N   | 1, 2       |
| ADDWFC  | f, d, a                         | Add WREG and Carry bit to f              | 1          | 0010                    | 00da         | ffff | ffff | C, DC, Z, OV, N   | 1, 2       |
| ANDWF   | f, d, a                         | AND WREG with f                          | 1          | 0001                    | 01da         | ffff | ffff | Z, N              | 1,2        |
| CLRF    | f, a                            | Clear f                                  | 1          | 0110                    | 101a         | ffff | ffff | Z                 | 2          |
| COMF    | f, d, a                         | Complement f                             | 1          | 0001                    | 11da         | ffff | ffff | Z, N              | 1, 2       |
| CPFSEQ  | f, a                            | Compare f with WREG, skip =              | 1 (2 or 3) | 0110                    | 001a         | ffff | ffff | None              | 4          |
| CPFSGT  | f, a                            | Compare f with WREG, skip >              | 1 (2 or 3) | 0110                    | 010a         | ffff | ffff | None              | 4          |
| CPFSLT  | f, a                            | Compare f with WREG, skip <              | 1 (2 or 3) | 0110                    | 000a         | ffff | ffff | None              | 1, 2       |
| DECF    | f, d, a                         | Decrement f                              | 1 ΄        | 0000                    | 01da         | ffff | ffff | C, DC, Z, OV, N   |            |
| DECFSZ  | f, d, a                         | Decrement f, Skip if 0                   | 1 (2 or 3) | 0010                    | 11da         | ffff | ffff | None              | 1, 2, 3, 4 |
| DCFSNZ  | f, d, a                         | Decrement f, Skip if Not 0               | 1 (2 or 3) | 0100                    | 11da         | ffff | ffff | None              | 1, 2       |
| INCF    | f, d, a                         | Increment f                              | 1          | 0010                    | 10da         | ffff | ffff | C, DC, Z, OV, N   | 1, 2, 3, 4 |
| INCFSZ  | f, d, a                         | Increment f, Skip if 0                   | 1 (2 or 3) | 0011                    | 11da         | ffff | ffff | None              | 4          |
| INFSNZ  | f, d, a                         | Increment f, Skip if Not 0               | 1 (2 or 3) | 0100                    | 10da         | ffff | ffff | None              | 1, 2       |
| IORWF   | f, d, a                         | Inclusive OR WREG with f                 | 1          |                         | 00da         | ffff | ffff |                   | 1, 2       |
| MOVF    | f, d, a                         | Move f                                   | 1          | 0101                    |              | ffff | ffff | Z, N              | 1          |
| MOVFF   | f <sub>s</sub> , f <sub>d</sub> | Move f <sub>s</sub> (source) to 1st word | 2          |                         | ffff         | ffff | ffff | None              | •          |
|         | 's' 'a                          | f <sub>d</sub> (destination) 2nd word    | -          |                         | ffff         | ffff | ffff |                   |            |
| MOVWF   | f, a                            | Move WREG to f                           | 1          |                         | 111a         | ffff | ffff | None              |            |
| MULWF   | f, a                            | Multiply WREG with f                     | 1          |                         | 001a         | ffff | ffff | None              |            |
| NEGF    | f. a                            | Negate f                                 | 1          | 0110                    | 110a         | ffff | ffff | C, DC, Z, OV, N   | 1 2        |
| RLCF    | f, d, a                         | Rotate Left f through Carry              | 1          | 0011                    | 01da         | ffff | ffff | C, Z, N           | 1, 2       |
| RLNCF   | f, d, a                         | Rotate Left f (No Carry)                 | 1          | 0100                    | 01da<br>01da | ffff | ffff |                   | 1, 2       |
| RRCF    | f, d, a                         | Rotate Right f through Carry             | 1          |                         | 01da<br>00da | ffff | ffff | C, Z, N           | 1, 2       |
| RRNCF   | f, d, a                         | Rotate Right f (No Carry)                | 1          | 0100                    |              | ffff | ffff |                   |            |
| SETF    | f, a                            | Set f                                    | 1          |                         | 100a         | ffff | ffff | None              |            |
| -       | f, d, a                         | Subtract f from WREG with                | 1          |                         | 100a<br>01da | ffff | ffff | C, DC, Z, OV, N   | 1 2        |
|         | 1, u, a                         | borrow                                   | 1          | 0101                    | UIUa         | LLLL |      | C, DC, Z, OV, N   | 1, 2       |
| SUBWF   | f, d, a                         | Subtract WREG from f                     | 1          | 0101                    | 11da         | ffff | ffff | C, DC, Z, OV, N   |            |
| SUBWFB  |                                 | Subtract WREG from f with                | 1          | 0101                    |              | ffff | ffff | C, DC, Z, OV, N   | 1.2        |
|         | ., a, a                         | borrow                                   | •          | 0101                    | 1000         |      |      | 0, 20, 2, 0, 1, 1 | .,_        |
| SWAPF   | f, d, a                         | Swap nibbles in f                        | 1          | 0011                    | 10da         | ffff | ffff | None              | 4          |
| TSTFSZ  | f, a, a                         | Test f, skip if 0                        | 1 (2 or 3) | 0110                    | 011a         | ffff | ffff | None              | 1, 2       |
| XORWF   | f, d, a                         | Exclusive OR WREG with f                 | 1 (2 01 0) | 0001                    | 10da         | ffff | ffff | Z, N              | 1, 2       |
|         |                                 |                                          | 1          | 0001                    | IUUA         | LLLL |      | Ζ, Ν              |            |
|         |                                 |                                          | 4          |                         |              |      |      | <b>.</b>          | 4.0        |
| BCF     | f, b, a                         | Bit Clear f                              | 1          |                         |              | ffff | ffff | None              | 1,2        |
| BSF     |                                 | Bit Set f                                | 1          |                         | bbba         | ffff | ffff | None              | 1, 2       |
| BTFSC   |                                 | Bit Test f, Skip if Clear                | 1 (2 or 3) |                         | bbba         | ffff | ffff | None              | 3, 4       |
| BTFSS   |                                 | Bit Test f, Skip if Set                  | 1 (2 or 3) | 1010                    | bbba         | ffff | ffff | None              | 3, 4       |
| BTG     | f, d, a                         | Bit Toggle f                             | 1          | 0111                    | bbba         | ffff | ffff | None              | 1, 2       |

**Note 1:** When a Port register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned.

**3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

**4:** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP, unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction.

5: If the table write starts the write cycle to internal memory, the write will continue until terminated.

# PIC18F1220/1320

| SLEEP                                                          | SLEEP Enter Sleep mode                              |                                                                                                                                                                                                                     |                |  |  |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|
| Syntax:                                                        | [ label ]                                           | [label] SLEEP                                                                                                                                                                                                       |                |  |  |  |  |  |
| Operands:                                                      | None                                                | None                                                                                                                                                                                                                |                |  |  |  |  |  |
| Operation:                                                     |                                                     | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow WDT \text{ postscaler,} \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$                                                         |                |  |  |  |  |  |
| Status Affected:                                               | TO, PD                                              |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| Encoding:                                                      | 0000                                                | 0000 000                                                                                                                                                                                                            | 00 0011        |  |  |  |  |  |
| Description:                                                   | is cleared<br>(TO) is se<br>and its po<br>The proce | The Power-down Status bit (PD)<br>is cleared. The Time-out status bit<br>(TO) is set. The Watchdog Timer<br>and its postscaler are cleared.<br>The processor is put into Sleep<br>mode with the oscillator stopped. |                |  |  |  |  |  |
| Words:                                                         | 1                                                   |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| Cycles:                                                        | 1                                                   |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| Q Cycle Activity                                               | :                                                   |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| Q1                                                             | Q2                                                  | Q3                                                                                                                                                                                                                  | Q4             |  |  |  |  |  |
| Decode                                                         | No<br>operation                                     | Process<br>Data                                                                                                                                                                                                     | Go to<br>Sleep |  |  |  |  |  |
| Example:                                                       | SLEEP                                               |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| Before Instru<br>TO =<br>PD =<br>After Instruc<br>TO =<br>PD = | ?<br>?                                              |                                                                                                                                                                                                                     |                |  |  |  |  |  |
| † If WDT causes wake-up, this bit is cleared.                  |                                                     |                                                                                                                                                                                                                     |                |  |  |  |  |  |
|                                                                |                                                     |                                                                                                                                                                                                                     |                |  |  |  |  |  |

| SUBFWB Subtract f from W with borrow                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
|--------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-------------------------|--|--|--|
| Syntax:                                                                                                | [                                    | [ <i>label</i> ] SUBFWB f [,d [,a]]                                                                                                                                                                                                                                                                                                                                        |                |                 |                         |  |  |  |
| Operands:                                                                                              | d                                    | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                        |                |                 |                         |  |  |  |
| Operation:                                                                                             | ('                                   | $(W) - (f) - (\overline{C}) \rightarrow dest$                                                                                                                                                                                                                                                                                                                              |                |                 |                         |  |  |  |
| Status Affected:                                                                                       | Ν                                    | N, OV, C, DC, Z                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| Encoding:                                                                                              |                                      | 0101 01da ffff ffff                                                                                                                                                                                                                                                                                                                                                        |                |                 |                         |  |  |  |
| Description:                                                                                           | ( <br>n<br>s<br>'(<br>s<br>lf        | Subtract register 'f' and Carry flag<br>(borrow) from W (2's complement<br>method). If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored in register 'f' (default). If 'a' is<br>'0', the Access Bank will be<br>selected, overriding the BSR value.<br>If 'a' is '1', then the bank will be<br>selected as per the BSR value<br>(default). |                |                 |                         |  |  |  |
| Words: 1                                                                                               |                                      |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| Cycles:                                                                                                | 1                                    |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| Q Cycle Activity:                                                                                      |                                      |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| Q1                                                                                                     |                                      | Q2                                                                                                                                                                                                                                                                                                                                                                         | Q3             |                 | Q4                      |  |  |  |
| Decode                                                                                                 |                                      | Read<br>ister 'f'                                                                                                                                                                                                                                                                                                                                                          | Proces<br>Data | S               | Write to<br>destination |  |  |  |
| Example 1:SUBFWB REGBefore InstructionREG = $0x03$ W = $0x02$ C = $0x01$ After InstructionREG = $0xFF$ |                                      |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| W<br>C<br>Z                                                                                            | =<br>=<br>=                          | 0x02<br>0x00<br>0x00                                                                                                                                                                                                                                                                                                                                                       |                |                 |                         |  |  |  |
| N<br>Example 2:                                                                                        | =<br>s                               | 0x01<br>UBFWB                                                                                                                                                                                                                                                                                                                                                              | ; result       | ult is negative |                         |  |  |  |
| Before Instru<br>REG<br>W<br>C<br>After Instruct<br>REG<br>W<br>C<br>Z<br>N<br>Example 3:              | =<br>=<br>=<br>=<br>=<br>=<br>=<br>= | 2<br>5<br>1<br>2<br>3<br>1<br>0<br>0                                                                                                                                                                                                                                                                                                                                       | ; result       | •               | ositive                 |  |  |  |
| Example 3: SUBFWB REG, 1, 0                                                                            |                                      |                                                                                                                                                                                                                                                                                                                                                                            |                |                 |                         |  |  |  |
| Before Instru<br>REG<br>W<br>C<br>After Instruct<br>REG<br>W                                           | =<br>=<br>=                          | 1<br>2<br>0                                                                                                                                                                                                                                                                                                                                                                |                |                 |                         |  |  |  |
| C<br>Z<br>N                                                                                            | =<br>=<br>=                          | 2<br>1<br>1 ; result is zero<br>0                                                                                                                                                                                                                                                                                                                                          |                |                 |                         |  |  |  |





| Param.<br>No. | Symbol | Characteristic                                  |                |             | Min.                   | Max. | Units | Conditions                         |
|---------------|--------|-------------------------------------------------|----------------|-------------|------------------------|------|-------|------------------------------------|
| 50            | TccL   | CCPx Input Low                                  | No prescaler   |             | 0.5 TCY + 20           | _    | ns    |                                    |
|               |        | Time                                            | With prescaler | PIC18F1X20  | 10                     | _    | ns    |                                    |
|               |        |                                                 |                | PIC18LF1X20 | 20                     | —    | ns    |                                    |
| 51 TccH       | ТссН   | CCPx Input High No pr                           |                |             | 0.5 TCY + 20           | _    | ns    |                                    |
|               |        | Time                                            | With prescaler | PIC18F1X20  | 10                     | _    | ns    |                                    |
|               |        |                                                 |                | PIC18LF1X20 | 20                     | _    | ns    |                                    |
| 52            | TccP   | CCPx Input Period                               |                |             | <u>3 Tcy + 40</u><br>N | _    | ns    | N = prescale<br>value (1, 4 or 16) |
| 53 TccR       | TccR   | CCPx Output Fall Time PIC18F1X20<br>PIC18LF1X20 |                | PIC18F1X20  | —                      | 25   | ns    |                                    |
|               |        |                                                 |                | —           | 45                     | ns   |       |                                    |
| 54            | TccF   |                                                 |                | PIC18F1X20  | —                      | 25   | ns    |                                    |
|               |        |                                                 |                | PIC18LF1X20 | —                      | 45   | ns    |                                    |

# TABLE 22-10: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES)

## FIGURE 22-12: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



## TABLE 22-11: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Param.<br>No. | Symbol        | Characteristic                                             |             |    | Max. | Units | Conditions |
|---------------|---------------|------------------------------------------------------------|-------------|----|------|-------|------------|
| 120           |               | SYNC XMIT (MASTER & SLAVE)<br>Clock High to Data Out Valid | PIC18F1X20  | _  | 40   | ns    |            |
|               |               |                                                            | PIC18LF1X20 | —  | 100  | ns    |            |
| 121           | 121 Tckrf C   | Clock Out Rise Time and Fall Time                          | PIC18F1X20  | _  | 20   | ns    |            |
|               | (Master mode) | PIC18LF1X20                                                | —           | 50 | ns   |       |            |
| 122           | Tdtrf         | Data Out Rise Time and Fall Time                           | PIC18F1X20  | —  | 20   | ns    |            |
|               |               |                                                            | PIC18LF1X20 | —  | 50   | ns    |            |

## FIGURE 22-13: EUSART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING





FIGURE 23-11: TYPICAL IDD vs. Fosc OVER VDD PRI\_IDLE, EC MODE, +25°C







FIGURE 23-25: VOH vs. IOH OVER TEMPERATURE (-40°C TO +125°C), VDD = 5.0V



FIGURE 23-26: Vol vs. IoL OVER TEMPERATURE (-40°C TO +125°C), VDD = 3.0V