

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Ubsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 40MHz                                                                       |
| Connectivity               | UART/USART                                                                  |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                  |
| Number of I/O              | 16                                                                          |
| Program Memory Size        | 4KB (2K x 16)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 256 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                   |
| Data Converters            | A/D 7x10b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf1220t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 1-2: PIC18F1220/1320 PINOUT I/O DESCRIPTIONS

|                                                                                                                                        | Pin Number    |      |     |                         |                        |                                                                                                                                                                     |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|---------------|------|-----|-------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name                                                                                                                               | PDIP/<br>SOIC | SSOP | QFN | Pin Buffer<br>Type Type |                        | Description                                                                                                                                                         |  |  |  |
| MCLR/Vpp/RA5<br>MCLR                                                                                                                   | 4             | 4    | 1   | I                       | ST                     | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low                                                       |  |  |  |
| VPP<br>RA5                                                                                                                             |               |      |     | P<br>I                  | _<br>ST                | Programming voltage input.<br>Digital input.                                                                                                                        |  |  |  |
| OSC1/CLKI/RA7<br>OSC1                                                                                                                  | 16            | 18   | 21  | I                       | ST                     | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source<br>input. ST buffer when configured in RC mode,<br>CMOS otherwise. |  |  |  |
| CLKI                                                                                                                                   |               |      |     | I                       | CMOS                   | External clock source input. Always associated with<br>pin function OSC1. (See related OSC1/CLKI,<br>OSC2/CLKO pins.)                                               |  |  |  |
| RA7                                                                                                                                    |               |      |     | I/O                     | ST                     | General purpose I/O pin.                                                                                                                                            |  |  |  |
| OSC2/CLKO/RA6<br>OSC2                                                                                                                  | 15            | 17   | 20  | 0                       | _                      | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or<br>resonator in Crystal Oscillator mode                                    |  |  |  |
| CLKO                                                                                                                                   |               |      |     | 0                       | _                      | In RC, EC and INTRC modes, OSC2 pin outputs<br>CLKO, which has 1/4 the frequency of OSC1 and<br>denotes instruction cycle rate                                      |  |  |  |
| RA6                                                                                                                                    |               |      |     | I/O                     | ST                     | General purpose I/O pin.                                                                                                                                            |  |  |  |
|                                                                                                                                        |               |      |     |                         |                        | PORTA is a bidirectional I/O port.                                                                                                                                  |  |  |  |
| RA0/AN0<br>RA0<br>AN0                                                                                                                  | 1             | 1    | 26  | I/O<br>I                | ST<br>Analog           | Digital I/O.<br>Analog input 0.                                                                                                                                     |  |  |  |
| RA1/AN1/LVDIN<br>RA1<br>AN1<br>I VDIN                                                                                                  | 2             | 2    | 27  | I/O<br>I                | ST<br>Analog<br>Analog | Digital I/O.<br>Analog input 1.<br>Low-Voltage Detect input                                                                                                         |  |  |  |
| RA2/AN2/VREF-<br>RA2<br>AN2<br>VREE-                                                                                                   | 6             | 7    | 7   | I/O<br>I                | ST<br>Analog           | Digital I/O.<br>Analog input 2.                                                                                                                                     |  |  |  |
| RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+                                                                                                   | 7             | 8    | 8   | I/O<br>I<br>I           | ST<br>Analog<br>Analog | Digital I/O.<br>Analog input 3.<br>A/D reference voltage (high) input.                                                                                              |  |  |  |
| RA4/T0CKI<br>RA4<br>T0CKI                                                                                                              | 3             | 3    | 28  | I/O<br>I                | ST/OD<br>ST            | Digital I/O. Open-drain when configured as output.<br>Timer0 external clock input.                                                                                  |  |  |  |
| RA5                                                                                                                                    |               |      |     |                         |                        | See the $\overline{\text{MCLR}}/\text{VPP}/\text{RA5}$ pin.                                                                                                         |  |  |  |
| RA6                                                                                                                                    |               |      |     |                         |                        | See the OSC2/CLKO/RA6 pin.                                                                                                                                          |  |  |  |
| RA7                                                                                                                                    |               |      |     |                         |                        | See the OSC1/CLKI/RA7 pin.                                                                                                                                          |  |  |  |
| Legend:TTL =TTL compatible inputCMOS =CMOS compatible input or outputST =Schmitt Trigger input with CMOS levelsI=InputO =OutputP=Power |               |      |     |                         |                        |                                                                                                                                                                     |  |  |  |

OD = Open-drain (no P diode to VDD)

| Power<br>Managed<br>Mode | CPU is Clocked by                                       | WDT Time-out causes a | Peripherals are<br>Clocked by                           | Clock during Wake-up<br>(while primary becomes<br>ready)                                         |  |
|--------------------------|---------------------------------------------------------|-----------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Sleep                    | Not clocked (not running)                               | Wake-up               | Not clocked                                             | None or INTOSC multiplexer<br>if Two-Speed Start-up or<br>Fail-Safe Clock Monitor are<br>enabled |  |
| Any Idle mode            | Not clocked (not running)                               | Wake-up               | Primary, Secondary or<br>INTOSC multiplexer             | Unchanged from Idle mode<br>(CPU operates as in<br>corresponding Run mode)                       |  |
| Any Run mode             | Primary or secondary<br>clocks or INTOSC<br>multiplexer | Reset                 | Primary or secondary<br>clocks or INTOSC<br>multiplexer | Unchanged from Run mode                                                                          |  |

# TABLE 3-2: COMPARISON BETWEEN POWER MANAGED MODES

## 3.2 Sleep Mode

The power managed Sleep mode in the PIC18F1220/ 1320 devices is identical to that offered in all other PIC microcontrollers. It is entered by clearing the IDLEN and SCS1:SCS0 bits (this is the Reset state) and executing the SLEEP instruction. This shuts down the primary oscillator and the OSTS bit is cleared (see Figure 3-1).

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the system will not be clocked until the primary clock source becomes ready (see Figure 3-2), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see Section 19.0 "Special Features of the CPU"). In either case, the OSTS bit is set when the primary clock is providing the system clocks. The IDLEN and SCS bits are not affected by the wake-up.

## 3.3 Idle Modes

The IDLEN bit allows the microcontroller's CPU to be selectively shut down while the peripherals continue to operate. Clearing IDLEN allows the CPU to be clocked. Setting IDLEN disables clocks to the CPU, effectively stopping program execution (see Register 2-2). The peripherals continue to be clocked regardless of the setting of the IDLEN bit.

There is one exception to how the IDLEN bit functions. When all the low-power OSCCON bits are cleared (IDLEN:SCS1:SCS0 = 000), the device enters Sleep mode upon the execution of the SLEEPinstruction. This is both the Reset state of the OSCCON register and the setting that selects Sleep mode. This maintains compatibility with other PIC devices that do not offer power managed modes. If the Idle Enable bit, IDLEN (OSCCON<7>), is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS1:SCS0 bits; however, the CPU will not be clocked. Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset.

When a wake event occurs, CPU execution is delayed approximately 10 B while it becomes ready to execute code. When the CPU begins executing code, it is clocked by the same clock source as was selected in the power managed mode (i.e., when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals until the primary clock source becomes ready – this is essentially RC\_RUN mode). This continues until the primary clock source becomes ready. When the primary clock becomes ready, the OSTS bit is set and the system clock source is switched to the primary clock (see Figure 3-4). The IDLEN and SCS bits are not affected by the wake-up.

While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to full-power operation.

## 16.4 EUSART Synchronous Master Mode

The Synchronous Master mode is entered by setting the CSRC bit (TXSTA<7>). In this mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit, SYNC (TXSTA<4>). In addition, enable bit, SPEN (RCSTA<7>), is set in order to configure the RB1/AN5/ TX/CK/INT1 and RB4/AN6/RX/DT/KBI0 I/O pins to CK (clock) and DT (data) lines, respectively.

The Master mode indicates that the processor transmits the master clock on the CK line. Clock polarity is selected with the SCKP bit (BAUDCTL<5>); setting SCKP sets the Idle state on CK as high, while clearing the bit sets the Idle state as low. This option is provided to support Microwire devices with this module.

#### 16.4.1 EUSART SYNCHRONOUS MASTER TRANSMISSION

The EUSART transmitter block diagram is shown in Figure 16-2. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCYCLE), the TXREG is empty and interrupt bit, TXIF (PIR1<4>), is set. The interrupt can be enabled/disabled by setting/clearing enable bit, TXIE (PIE1<4>). Flag bit, TXIF, will be set, regardless of the state of enable bit, TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register.

While flag bit, TXIF, indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit, which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the user.

To set up a Synchronous Master Transmission:

- 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. If interrupts are desired, set enable bit TXIE.
- 4. If 9-bit transmission is desired, set bit TX9.
- 5. Enable the transmission by setting bit TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Start transmission by loading data to the TXREG register.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

| Name    | Bit 7                                  | Bit 6     | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|----------------------------------------|-----------|--------|--------|-------|--------|--------|--------|----------------------|---------------------------------|
| INTCON  | GIE/GIEH                               | PEIE/GIEL | TMR0IE | INT0IE | RBIE  | TMR0IF | INTOIF | RBIF   | 0000 000x            | 0000 000u                       |
| PIR1    | —                                      | ADIF      | RCIF   | TXIF   | —     | CCP1IF | TMR2IF | TMR1IF | -000 -000 -          | 000 -000                        |
| PIE1    | —                                      | ADIE      | RCIE   | TXIE   | —     | CCP1IE | TMR2IE | TMR1IE | -000 -000 -          | 000 -000                        |
| IPR1    | —                                      | ADIP      | RCIP   | TXIP   | —     | CCP1IP | TMR2IP | TMR1IP | -111 -111 -          | 111 -111                        |
| RCSTA   | SPEN                                   | RX9       | SREN   | CREN   | ADDEN | FERR   | OERR   | RX9D   | 0000 000x            | 0000 000x                       |
| RCREG   | EUSART Receive Register                |           |        |        |       |        |        |        |                      | 0000 0000                       |
| TXSTA   | CSRC                                   | TX9       | TXEN   | SYNC   | SENDB | BRGH   | TRMT   | TX9D   | 0000 0010            | 0000 0010                       |
| BAUDCTL | —                                      | RCIDL     | —      | SCKP   | BRG16 | _      | WUE    | ABDEN  | -1-1 0-00 -1         | -1 0-00                         |
| SPBRGH  | Baud Rate Generator Register High Byte |           |        |        |       |        |        |        | 0000 0000            | 0000 0000                       |
| SPBRG   | Baud Rate Generator Register Low Byte  |           |        |        |       |        |        |        | 0000 0000            | 0000 0000                       |

## TABLE 16-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception.

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2002-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-236-7

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mufacture of development systems is ISO 9001:2000 certified.