



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                   |
| Core Processor             | S08                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 20MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                             |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 256 x 8                                                               |
| RAM Size                   | 2K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | A/D 12x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 44-LQFP                                                               |
| Supplier Device Package    | 44-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08pa16vld |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Input/Output
  - Up to 37 GPIOs including one output-only pin
  - One 8-bit keyboard interrupt module (KBI)
  - Two true open-drain output pins
  - Four, ultra-high current sink pins supporting 20 mA source/sink current
- Package options
  - 44-pin LQFP
  - 32-pin LQFP
  - 20-pin SOIC; 20-pin TSSOP
  - 16-pin TSSOP



# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PA16 and PA8.

#### 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

MC 9 S08 PA AA (V) B CC

### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                  | Values                                                                                    |
|-------|------------------------------|-------------------------------------------------------------------------------------------|
| MC    | Qualification status         | MC = fully qualified, general market flow                                                 |
| 9     | Memory                       | 9 = flash based                                                                           |
| S08   | Core                         | • S08 = 8-bit CPU                                                                         |
| PA    | Device family                | • PA                                                                                      |
| AA    | Approximate flash size in KB | • 16 = 16 KB<br>• 8 = 8 KB                                                                |
| (V)   | Mask set version             | (blank) = Any version     A = Rev. 2 or later version, this is recommended for new design |



| Field | Description                      | Values                                                                                                                     |
|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| В     | Operating temperature range (°C) | • V = -40 to 105                                                                                                           |
| CC    | Package designator               | <ul> <li>LD = 44-LQFP</li> <li>LC = 32-LQFP</li> <li>TJ = 20-TSSOP</li> <li>WJ = 20-SOIC</li> <li>TG = 16-TSSOP</li> </ul> |

# 2.4 Example

This is an example part number:

MC9S08PA16VLD

## 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.



This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Symbol           | Description                                                                             | Min.                  | Max.                  | Unit |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Supply voltage                                                                          | -0.3                  | 6.0                   | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                                                    | _                     | 120                   | mA   |
| $V_{DIO}$        | Digital input voltage (except RESET, EXTAL, XTAL, or true open drain pin PTA2 and PTA3) | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
|                  | Digital input voltage (true open drain pin PTA2 and PTA3)                               | -0.3                  | 6                     | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins)               | -25                   | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                                   | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> All digital I/O pins, except open-drain pin PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ . PTA2 and PTA3 is only clamped to  $V_{SS}$ .

#### 5 General

## 5.1 Nonswitching electrical specifications

#### 5.1.1 DC characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Descriptions** Symbol Min Typical<sup>1</sup> Max Unit 2.7 Operating voltage 5.5  $V_{OH}$ С 5 V,  $I_{load} =$ ٧ Output high All I/O pins, standard- $V_{DD} - 0.8$ -5 mA voltage drive strength 3 V,  $I_{load} =$ С  $V_{DD}$  - 0.8 V -2.5 mA ٧ С High current drive 5 V,  $I_{load} =$  $V_{DD} - 0.8$ pins, high-drive -20 mA strength<sup>2</sup> С 3 V,  $I_{load} =$  $V_{DD} - 0.8$ ٧ -10 mA

Table 2. DC characteristics



#### Nonswitching electrical specifications

#### Table 2. DC characteristics (continued)

| Symbol                       | С                                   |                                                              | Descriptions                                                                      |                                  | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|------------------------------|-------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|----------------------|----------------------|----------------------|------|
| I <sub>OHT</sub>             | D                                   | Output high                                                  | Max total I <sub>OH</sub> for all                                                 | 5 V                              | _                    | _                    | -100                 | mA   |
|                              |                                     | current                                                      | ports                                                                             | 3 V                              | _                    | _                    | -50                  |      |
| V <sub>OL</sub>              | С                                   | Output low voltage                                           | All I/O pins, standard-<br>drive strength                                         | 5 V, I <sub>load</sub> = 5<br>mA | _                    | _                    | 0.8                  | V    |
|                              | С                                   |                                                              |                                                                                   | 3 V, I <sub>load</sub> = 2.5 mA  | _                    | _                    | 0.8                  | V    |
|                              | С                                   |                                                              | High current drive pins, high-drive                                               | 5 V, I <sub>load</sub><br>=20 mA | _                    | _                    | 0.8                  | V    |
|                              | С                                   |                                                              | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> = 10 mA   | _                    | _                    | 0.8                  | V    |
| I <sub>OLT</sub>             | D                                   | Output low                                                   | Max total I <sub>OL</sub> for all                                                 | 5 V                              | _                    | _                    | 100                  | mA   |
|                              |                                     | current                                                      | ports                                                                             | 3 V                              | _                    | _                    | 50                   |      |
| V <sub>IH</sub>              | Р                                   | Input high                                                   | All digital inputs                                                                | V <sub>DD</sub> >4.5V            | $0.70 \times V_{DD}$ | _                    | _                    | V    |
|                              | C voltage                           |                                                              |                                                                                   | V <sub>DD</sub> >2.7V            | $0.75 \times V_{DD}$ | _                    | _                    |      |
| V <sub>IL</sub>              | V <sub>IL</sub> P Input low voltage | All digital inputs                                           | V <sub>DD</sub> >4.5V                                                             | _                                | _                    | $0.30 \times V_{DD}$ | V                    |      |
|                              |                                     | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V            | _                    | _                    | $0.35 \times V_{DD}$ |      |
| V <sub>hys</sub>             | С                                   | Input<br>hysteresis                                          | All digital inputs                                                                | _                                | $0.06 \times V_{DD}$ | <del></del>          | _                    | mV   |
| I <sub>In</sub>              | Р                                   | Input leakage current                                        | All input only pins (per pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1                  | 1                    | μA   |
| II <sub>OZ</sub> I           | Р                                   | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per pin)                                                        | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1                  | 1                    | μА   |
| I <sub>OZTOT</sub>           | С                                   | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | _                    | 2                    | μА   |
| R <sub>PU</sub>              | Р                                   | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                                | 30.0                 | _                    | 50.0                 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р                                   | Pullup<br>resistors                                          | PTA2 and PTA3 pin                                                                 | _                                | 30.0                 | _                    | 60.0                 | kΩ   |
| I <sub>IC</sub>              | D                                   | DC injection                                                 | Single pin limit                                                                  | $V_{IN} < V_{SS}$                | -0.2                 | _                    | 2                    | mA   |
|                              |                                     | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                          | $V_{IN} > V_{DD}$                | -5                   | _                    | 25                   |      |
| C <sub>In</sub>              | С                                   | Input cap                                                    | acitance, all pins                                                                | _                                | _                    | _                    | 7                    | pF   |
| $V_{RAM}$                    | С                                   | RAM re                                                       | etention voltage                                                                  | _                                | 2.0                  | _                    | _                    | V    |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5, PTD0, PTD1 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for , are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.

#### MC9S08PA16 Series Data Sheet, Rev. 3, 06/2015



#### Nonswitching electrical specifications

6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).

Table 3. LVD and POR Specification

| Symbol              | С | Desc                                 | ription                                                                   | Min  | Тур  | Max  | Unit |
|---------------------|---|--------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| V <sub>POR</sub>    | D | POR re-arr                           | n voltage <sup>1, 2</sup>                                                 | 1.5  | 1.75 | 2.0  | V    |
| $V_{LVDH}$          | С | threshold - hig                      | Falling low-voltage detect threshold - high range (LVDV = 1) <sup>3</sup> |      | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                                            | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01)                                            | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С | — High range                         | Level 3 falling<br>(LVWV = 10)                                            | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub>  | С |                                      | Level 4 falling<br>(LVWV = 11)                                            | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С |                                      | High range low-voltage detect/warning hysteresis                          |      | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | threshold - low                      | Falling low-voltage detect threshold - low range (LVDV = 0)               |      | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                                            | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range  | Level 2 falling<br>(LVWV = 01)                                            | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | low range                            | Level 3 falling<br>(LVWV = 10)                                            | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                      | Level 4 falling<br>(LVWV = 11)                                            | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С |                                      | Low range low-voltage detect hysteresis                                   |      | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С |                                      | low-voltage<br>nysteresis                                                 | _    | 80   | _    | mV   |
| $V_{BG}$            | Р | Buffered ban                         | dgap output 4                                                             | 1.14 | 1.16 | 1.18 | V    |

- 1. Maximum is highest voltage that POR is guaranteed.
- 2. POR ramp time must be longer than 20us/V to get a stable startup.
- 3. Rising thresholds are falling threshold + hysteresis.
- 4. Voltage factory trimmed at  $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C





 $I_{OL}(mA)$ 

Figure 7. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 5$  V)



 $I_{OL}(mA)$ 

Figure 8. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 3 \text{ V}$ )





Figure 10. IRQ/KBIPx timing

# 5.2.2 Debug trace timing specifications

Table 7. Debug trace operating behaviors

| Symbol           | Description              | Min.      | Max.                | Unit |
|------------------|--------------------------|-----------|---------------------|------|
| t <sub>cyc</sub> | Clock period             | Frequency | Frequency dependent |      |
| t <sub>wl</sub>  | Low pulse width          | 2         | _                   | ns   |
| t <sub>wh</sub>  | High pulse width         | 2         | _                   | ns   |
| t <sub>r</sub>   | Clock and data rise time | _         | 3                   | ns   |
| t <sub>f</sub>   | Clock and data fall time | _         | 3                   | ns   |
| t <sub>s</sub>   | Data setup               | 3         | _                   | ns   |
| t <sub>h</sub>   | Data hold                | 2         | _                   | ns   |



Figure 11. TRACE\_CLKOUT specifications



Figure 12. Trace data specifications



# 5.2.3 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                    | Symbol            | Min | Max                 | Unit             |
|-----|---|-----------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency    | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period       | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock<br>high time | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time     | t <sub>clkl</sub> | 1.5 | 1.5 —               |                  |
| 5   | D | Input capture pulse width   | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 8. FTM input timing



Figure 13. Timer external clock



Figure 14. Timer input capture pulse



# 5.3 Thermal specifications

#### 5.3.1 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Rating                                 | Symbol                      | Value                                       | Unit |
|----------------------------------------|-----------------------------|---------------------------------------------|------|
| Operating temperature range (packaged) | T <sub>A</sub> <sup>1</sup> | T <sub>L</sub> to T <sub>H</sub> -40 to 105 | °C   |
| Junction temperature range             | T <sub>J</sub>              | -40 to 150                                  | °C   |
|                                        | Thermal resistar            | nce single-layer board                      |      |
| 44-pin LQFP                            | $R_{\theta JA}$             | 76                                          | °C/W |
| 32-pin LQFP                            | $R_{\theta JA}$             | 88                                          | °C/W |
| 20-pin SOIC                            | $R_{\theta JA}$             | 82                                          | °C/W |
| 20-pin TSSOP                           | $R_{\theta JA}$             | 116                                         | °C/W |
| 16-pin TSSOP                           | $R_{\theta JA}$             | 130                                         | °C/W |
|                                        | Thermal resista             | ance four-layer board                       |      |
| 44-pin LQFP                            | $R_{\theta JA}$             | 54                                          | °C/W |
| 32-pin LQFP                            | $R_{\theta JA}$             | 59                                          | °C/W |
| 20-pin SOIC                            | $R_{\theta JA}$             | 54                                          | °C/W |
| 20-pin TSSOP                           | $R_{\theta JA}$             | 76                                          | °C/W |
| 16-pin TSSOP                           | $R_{\theta JA}$             | 87                                          | °C/W |

Table 9. Thermal characteristics

# 6 Peripheral operating requirements and behaviors

<sup>1.</sup> Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} x$  chip power dissipation.





# 6.1 External oscillator (XOSC) and ICS characteristics

Table 10. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С | C                                                     | Characteristic                                                | Symbol               | Min     | Typical <sup>1</sup>  | Max     | Unit              |
|-----|---|-------------------------------------------------------|---------------------------------------------------------------|----------------------|---------|-----------------------|---------|-------------------|
| 1   | С | Oscillator                                            | Low range (RANGE = 0)                                         | f <sub>lo</sub>      | 31.25   | 32.768                | 39.0625 | kHz               |
|     | С | crystal or<br>resonator                               | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup>        | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
| 2   | D | Lo                                                    | oad capacitors                                                | C1, C2               |         | See Note <sup>3</sup> |         |                   |
| 3   | D | Feedback resistor                                     | Low Frequency, Low-Power Mode <sup>4</sup>                    | R <sub>F</sub>       | _       | _                     | _       | ΜΩ                |
|     |   |                                                       | Low Frequency, High-Gain<br>Mode                              |                      | _       | 10                    | _       | ΜΩ                |
|     |   |                                                       | High Frequency, Low-<br>Power Mode                            |                      | _       | 1                     | _       | ΜΩ                |
|     |   |                                                       | High Frequency, High-Gain<br>Mode                             |                      | _       | 1                     | _       | ΜΩ                |
| 4   | D | Series resistor -                                     | Low-Power Mode <sup>4</sup>                                   | R <sub>S</sub>       | _       | _                     | _       | kΩ                |
|     |   | Low Frequency                                         | High-Gain Mode                                                |                      | _       | 200                   | _       | kΩ                |
| 5   | D | Series resistor -<br>High Frequency                   | Low-Power Mode <sup>4</sup>                                   | R <sub>S</sub>       | _       | _                     | _       | kΩ                |
|     | D | Series resistor -                                     | 4 MHz                                                         |                      | _       | 0                     | _       | kΩ                |
|     | D | High<br>Frequency,                                    | 8 MHz                                                         |                      | _       | 0                     | _       | kΩ                |
|     | D | High-Gain Mode                                        | 16 MHz                                                        |                      | _       | 0                     | _       | kΩ                |
| 6   | С | Crystal start-up                                      | Low range, low power                                          | t <sub>CSTL</sub>    | _       | 1000                  | _       | ms                |
|     | С | time Low range<br>= 32.768 kHz                        | Low range, high power                                         |                      | _       | 800                   | _       | ms                |
|     | С | crystal; High                                         | High range, low power                                         | t <sub>CSTH</sub>    | _       | 3                     | _       | ms                |
|     | С | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power                                        |                      | _       | 1.5                   | _       | ms                |
| 7   | Т | Internal re                                           | eference start-up time                                        | t <sub>IRST</sub>    | 1       | 20                    | 50      | μs                |
| 8   | D | Square wave                                           | FEE or FBE mode <sup>2</sup>                                  | f <sub>extal</sub>   | 0.03125 | _                     | 5       | MHz               |
|     | D | input clock<br>frequency                              | FBELP mode                                                    |                      | 0       | _                     | 20      | MHz               |
| 9   | Р | Average inter                                         | rnal reference frequency -<br>trimmed                         | f <sub>int_t</sub>   | _       | 31.25                 | _       | kHz               |
| 10  | Р | DCO output f                                          | requency range - trimmed                                      | f <sub>dco_t</sub>   | 16      | _                     | 20      | MHz               |
| 11  | Р | Total deviation of DCO output                         | Over full voltage and temperature range                       | $\Delta f_{dco_t}$   | _       | _                     | ±2.0    | %f <sub>dco</sub> |
|     | С | from trimmed<br>frequency <sup>5</sup>                | Over fixed voltage and temperature range of 0 to 70 °C        |                      |         |                       | ±1.0    |                   |
| 12  | С | FLL a                                                 | acquisition time <sup>5</sup> , <sup>7</sup>                  | t <sub>Acquire</sub> | _       | _                     | 2       | ms                |
|     |   |                                                       |                                                               |                      |         |                       |         |                   |



# 6.3 Analog

#### 6.3.1 ADC characteristics

Table 12. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                                 | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit | Comment         |
|----------------------------------|----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-----------------|
| Supply                           | Absolute                                                                   | $V_{DDA}$         | 2.7               | _                | 5.5               | V    | _               |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> )             | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   |                 |
| Ground<br>voltage                | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | $\Delta V_{SSA}$  | -100              | 0                | +100              | mV   |                 |
| Input<br>voltage                 |                                                                            | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    |                 |
| Input capacitance                |                                                                            | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   |                 |
| Input resistance                 |                                                                            | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | _               |
| Analog<br>source                 | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                                 | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                                |                   | _                 | _                | 5                 |      |                 |
|                                  | <ul><li>10-bit mode</li><li>f<sub>ADCK</sub> &gt; 4 MHz</li></ul>          |                   | _                 | _                | 5                 |      |                 |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                                |                   | _                 | _                | 10                |      |                 |
|                                  | 8-bit mode                                                                 |                   | _                 | _                | 10                |      |                 |
|                                  | (all valid f <sub>ADCK</sub> )                                             |                   |                   |                  |                   |      |                 |
| ADC                              | High speed (ADLPC=0)                                                       | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | _               |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                                        |                   | 0.4               | _                | 4.0               |      |                 |

<sup>1.</sup> Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2.</sup> DC potential difference.



#### reripheral operating requirements and behaviors



Figure 16. ADC input impedance equivalency diagram

Table 13. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Characteristic                | Conditions              | С | Symb               | Min | Typ <sup>1</sup> | Max | Unit |
|-------------------------------|-------------------------|---|--------------------|-----|------------------|-----|------|
| Supply current                |                         | T | I <sub>DDA</sub>   | _   | 133              | _   | μΑ   |
| ADLPC = 1                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDA</sub>   | _   | 218              | _   | μΑ   |
| ADLPC = 1                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDA</sub>   | _   | 327              | _   | μΑ   |
| ADLPC = 0                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDAD</sub>  | _   | 582              | 990 | μΑ   |
| ADLPC = 0                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                | Stop, reset, module off | Т | I <sub>DDA</sub>   | _   | 0.011            | 1   | μА   |
| ADC asynchronous clock source | High speed (ADLPC = 0)  | Р | f <sub>ADACK</sub> | 2   | 3.3              | 5   | MHz  |



Table 15. SPI master mode timing (continued)

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25   | ns   | _       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 17. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. SPI master mode timing (CPHA=1)





Figure 20. SPI slave mode timing (CPHA=1)

## 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |  |  |
|------------------------------------------|-------------------------------|--|--|
| 16-pin TSSOP                             | 98ASH70247A                   |  |  |
| 20-pin SOIC                              | 98ASB42343B                   |  |  |
| 20-pin TSSOP                             | 98ASH70169A                   |  |  |
| 32-pin LQFP                              | 98ASH70029A                   |  |  |
| 44-pin LQFP                              | 98ASS23225W                   |  |  |



| Table 17. | Pin availability b | y package | pin-count | (continued) |
|-----------|--------------------|-----------|-----------|-------------|
|-----------|--------------------|-----------|-----------|-------------|

| Pin Number |         |          | Lowest Priority <> Highest |                   |        |         |       |       |
|------------|---------|----------|----------------------------|-------------------|--------|---------|-------|-------|
| 44-LQFP    | 32-LQFP | 20-TSSOP | 16-TSSOP                   | Port Pin          | Alt 1  | Alt 2   | Alt 3 | Alt 4 |
| 29         | _       | _        | _                          | PTD4              | _      | _       | _     | _     |
| 30         | 21      | _        |                            | PTD3              | _      | _       | _     | _     |
| 31         | 22      | _        | _                          | PTD2              | _      | _       | _     | _     |
| 32         | 23      | 17       | 13                         | PTA3 <sup>2</sup> | KBI0P3 | TXD0    | SCL   | _     |
| 33         | 24      | 18       | 14                         | PTA2 <sup>2</sup> | KBI0P2 | RXD0    | SDA   | _     |
| 34         | 25      | 19       | 15                         | PTA1              | KBI0P1 | FTM0CH1 | ACMP1 | ADP1  |
| 35         | 26      | 20       | 16                         | PTA0              | KBI0P0 | FTM0CH0 | ACMP0 | ADP0  |
| 36         | 27      | _        | _                          | PTC7              | _      | TxD1    | _     | _     |
| 37         | 28      | _        | _                          | PTC6              | _      | RxD1    | _     | _     |
| 38         | _       | _        | _                          | PTE2              | _      | MISO0   | _     | _     |
| 39         | _       | _        | _                          | PTE1              | _      | MOSI0   | _     | _     |
| 40         | _       | _        | _                          | PTE0              | _      | SPSCK0  | _     | _     |
| 41         | 29      | _        | _                          | PTC5              | _      | FTM0CH1 | _     | _     |
| 42         | 30      | _        | _                          | PTC4              | _      | FTM0CH0 | _     | _     |
| 43         | 31      | 1        | 1                          | PTA5              | IRQ    | TCLK0   | _     | RESET |
| 44         | 32      | 2        | 2                          | PTA4              | _      | ACMPO   | BKGD  | MS    |

- 1. This is a high current drive pin when operated as output.
- 2. This is a true open-drain pin when operated as output.

#### **Note**

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.

# 8.2 Device pin assignment

rmout



Pins in **bold** are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 21. MC9S08PA16 44-pin LQFP package





Pins in bold are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 22. MC9S08PA16 32-pin LQFP package



Pins in **bold** are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 23. MC9S08PA16 20-pin SOIC and TSSOP package

MC9S08PA16 Series Data Sheet, Rev. 3, 06/2015



|                                 |   |    | i e e e e e e e e e e e e e e e e e e e |
|---------------------------------|---|----|-----------------------------------------|
| PTA5/IRQ/TCLK0/RESET            | 1 | 16 | PTA0/KBI0P0/FTM0CH0/ACMP0/ADP0          |
| PTA4/ACMPO/BKGD/MS              | 2 | 15 | PTA1/KBI0P1/FTM0CH1/ACMP1/ADP1          |
| $V_{DD}$                        | 3 | 14 | PTA2/KBI0P2/RxD0/SDA <sup>2</sup>       |
| $V_{SS}$                        | 4 | 13 | PTA3/KBI0P3/TxD0/SCL <sup>2</sup>       |
| PTB7/SCL/EXTAL                  | 5 | 12 | PTB0/KBI0P4/RxD0/ADP4                   |
| PTB6/SDA/XTAL                   | 6 | 11 | PTB1/KBI0P5/TxD0/ADP5                   |
| PTB5/FTM2CH5/SS01               | 7 | 10 | PTB2/KBI0P6/SPSCK0/ADP6                 |
| PTB4/FTM2CH4/MISO0 <sup>1</sup> | 8 | 9  | PTB3/KBI0P7/MOSI0/ADP7                  |
|                                 |   |    |                                         |

Pins in **bold** are not available on less pin-count packages.

- High source/sink current pins
   True open drain pins

Figure 24. MC9S08PA16 16-pin TSSOP package

#### **Revision history** 9

The following table provides a revision history for this document.

**Table 18. Revision history** 

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/2012 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2        | 09/2014 | <ul> <li>Updated V<sub>OH</sub> and V<sub>OL</sub> in DC characteristics</li> <li>Updated footnote on the S3I<sub>DD</sub> in Supply current characteristics</li> <li>Added EMC radiated emissions operating behaviors</li> <li>Updated the typical of f<sub>int_t</sub> to 31.25 kHz and updated footnote to t<sub>Acquire</sub> in External oscillator (XOSC) and ICS characteristics</li> <li>Updated the assumption for all the timing values in SPI switching specifications</li> <li>Updated the rating descriptions for t<sub>Rise</sub> and t<sub>Fall</sub> in Control timing</li> <li>Updated the part number format to add new field for new part numbers in Fields</li> </ul> |
| 3        | 06/2015 | <ul> <li>Corrected the Min. of the t<sub>extrst</sub> in Control timing</li> <li>Updated Thermal characteristics to add footnote to the T<sub>A</sub> and removed redundant information. Updated the symbol of θ<sub>JA</sub> to R<sub>θJA</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                              |



How to Reach Us:

**Home Page:** 

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved

© 2011-2015 Freescale Semiconductor, Inc.

