

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                   |
|                            | -                                                                     |
| Core Processor             | S08                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 20MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                             |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 14                                                                    |
| Program Memory Size        | 8KB (8K x 8)                                                          |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 256 x 8                                                               |
| RAM Size                   | 2K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | A/D 12x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 16-TSSOP (0.173", 4.40mm Width)                                       |
| Supplier Device Package    | 16-TSSOP                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08pa8vtgr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Input/Output
  - Up to 37 GPIOs including one output-only pin
  - One 8-bit keyboard interrupt module (KBI)
  - Two true open-drain output pins
  - Four, ultra-high current sink pins supporting 20 mA source/sink current
- Package options
  - 44-pin LQFP
  - 32-pin LQFP
  - 20-pin SOIC; 20-pin TSSOP
  - 16-pin TSSOP



# **Table of Contents**

| 1 Or | dering parts4                          | 5.2.1 Control timing                                   | 16 |
|------|----------------------------------------|--------------------------------------------------------|----|
| 1.1  | Determining valid orderable parts      | 5.2.2 Debug trace timing specifications                | 17 |
| 2 Pa | rt identification                      | 5.2.3 FTM module timing                                | 18 |
| 2.1  | Description4                           | 5.3 Thermal specifications                             | 19 |
| 2.2  | Pormat                                 | 5.3.1 Thermal characteristics                          | 19 |
| 2.3  | Fields4                                | 6 Peripheral operating requirements and behaviors      | 19 |
| 2.4  | Example5                               | 6.1 External oscillator (XOSC) and ICS characteristics | 19 |
| 3 Pa | rameter Classification5                | 6.2 NVM specifications                                 | 21 |
| 4 Ra | tings6                                 | 6.3 Analog                                             | 22 |
| 4.1  | Thermal handling ratings6              | 6.3.1 ADC characteristics                              | 23 |
| 4.2  | Moisture handling ratings6             | 6.3.2 Analog comparator (ACMP) electricals             | 25 |
| 4.3  | ESD handling ratings6                  | 6.4 Communication interfaces                           | 26 |
| 4.4  | Voltage and current operating ratings6 | 6.4.1 SPI switching specifications                     | 26 |
| 5 Ge | neral7                                 | 7 Dimensions                                           | 29 |
| 5.1  | Nonswitching electrical specifications | 7.1 Obtaining package dimensions                       | 29 |
|      | 5.1.1 DC characteristics               | 8 Pinout                                               | 30 |
|      | 5.1.2 Supply current characteristics   | 8.1 Signal multiplexing and pin assignments            | 30 |
|      | 5.1.3 EMC performance                  | 8.2 Device pin assignment                              | 31 |
| 5.2  | Switching specifications               | 9 Revision history                                     | 34 |



# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PA16 and PA8.

#### 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

MC 9 S08 PA AA (V) B CC

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                  | Values                                                                                    |
|-------|------------------------------|-------------------------------------------------------------------------------------------|
| MC    | Qualification status         | MC = fully qualified, general market flow                                                 |
| 9     | Memory                       | 9 = flash based                                                                           |
| S08   | Core                         | • S08 = 8-bit CPU                                                                         |
| PA    | Device family                | • PA                                                                                      |
| AA    | Approximate flash size in KB | • 16 = 16 KB<br>• 8 = 8 KB                                                                |
| (V)   | Mask set version             | (blank) = Any version     A = Rev. 2 or later version, this is recommended for new design |



| Field | Description                      | Values                                                                                                                     |
|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| В     | Operating temperature range (°C) | • V = -40 to 105                                                                                                           |
| CC    | Package designator               | <ul> <li>LD = 44-LQFP</li> <li>LC = 32-LQFP</li> <li>TJ = 20-TSSOP</li> <li>WJ = 20-SOIC</li> <li>TG = 16-TSSOP</li> </ul> |

# 2.4 Example

This is an example part number:

MC9S08PA16VLD

# 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model |       | +500  | V    | 2     |
| I <sub>LAT</sub> | 1 1 -1-1                                              |       | +100  | mA   |       |

- Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.



This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Symbol           | Description                                                                             | Min.                  | Max.                  | Unit |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Supply voltage                                                                          | -0.3                  | 6.0                   | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                                                    | _                     | 120                   | mA   |
| $V_{DIO}$        | Digital input voltage (except RESET, EXTAL, XTAL, or true open drain pin PTA2 and PTA3) | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
|                  | Digital input voltage (true open drain pin PTA2 and PTA3)                               | -0.3                  | 6                     | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins)               | -25                   | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                                   | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> All digital I/O pins, except open-drain pin PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ . PTA2 and PTA3 is only clamped to  $V_{SS}$ .

#### 5 General

# 5.1 Nonswitching electrical specifications

#### 5.1.1 DC characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Descriptions** Symbol Min Typical<sup>1</sup> Max Unit 2.7 Operating voltage 5.5  $V_{OH}$ С 5 V,  $I_{load} =$ ٧ Output high All I/O pins, standard- $V_{DD} - 0.8$ -5 mA voltage drive strength 3 V,  $I_{load} =$ С  $V_{DD}$  - 0.8 V -2.5 mA ٧ С High current drive 5 V,  $I_{load} =$  $V_{DD} - 0.8$ pins, high-drive -20 mA strength<sup>2</sup> С 3 V,  $I_{load} =$  $V_{DD} - 0.8$ ٧ -10 mA

Table 2. DC characteristics



#### Nonswitching electrical specifications

#### Table 2. DC characteristics (continued)

| Symbol                       | С         |                                                              | Descriptions                                                                      | Min                              | Typical <sup>1</sup> | Max | Unit                 |    |
|------------------------------|-----------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|----------------------|-----|----------------------|----|
| I <sub>OHT</sub>             | D         | Output high                                                  | Max total I <sub>OH</sub> for all                                                 | 5 V                              | _                    | _   | -100                 | mA |
|                              |           | current                                                      | ports                                                                             | 3 V                              | _                    | _   | -50                  |    |
| V <sub>OL</sub>              | С         | Output low voltage                                           | All I/O pins, standard-<br>drive strength                                         | 5 V, I <sub>load</sub> = 5<br>mA | _                    | _   | 0.8                  | V  |
|                              | С         |                                                              |                                                                                   | 3 V, I <sub>load</sub> = 2.5 mA  | _                    | _   | 0.8                  | V  |
|                              | С         |                                                              | High current drive pins, high-drive                                               | 5 V, I <sub>load</sub><br>=20 mA | _                    | _   | 0.8                  | V  |
|                              | С         |                                                              | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> = 10 mA   | _                    | _   | 0.8                  | V  |
| I <sub>OLT</sub>             | D         | Output low                                                   | Max total I <sub>OL</sub> for all                                                 | 5 V                              | _                    | _   | 100                  | mA |
|                              |           | current                                                      | ports                                                                             | 3 V                              | _                    | _   | 50                   |    |
| V <sub>IH</sub>              | Р         | Input high All digital inputs                                |                                                                                   | V <sub>DD</sub> >4.5V            | $0.70 \times V_{DD}$ | _   | _                    | V  |
|                              | С         | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V            | $0.75 \times V_{DD}$ | _   | _                    |    |
| V <sub>IL</sub>              | Р         | Input low                                                    | All digital inputs                                                                | V <sub>DD</sub> >4.5V            | _                    | _   | $0.30 \times V_{DD}$ | V  |
|                              | C voltage |                                                              |                                                                                   | V <sub>DD</sub> >2.7V            | _                    | _   | $0.35 \times V_{DD}$ |    |
| V <sub>hys</sub>             | С         | Input<br>hysteresis                                          | All digital inputs                                                                | _                                | $0.06 \times V_{DD}$ |     | _                    | mV |
| I <sub>In</sub>              | Р         | Input leakage current                                        | All input only pins (per pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1 | 1                    | μA |
| II <sub>OZ</sub> I           | Р         | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per pin)                                                        | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1 | 1                    | μА |
| I <sub>OZTOT</sub>           | С         | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | _   | 2                    | μА |
| R <sub>PU</sub>              | Р         | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                                | 30.0                 | _   | 50.0                 | kΩ |
| R <sub>PU</sub> <sup>3</sup> | Р         | Pullup<br>resistors                                          | PTA2 and PTA3 pin                                                                 | _                                | 30.0                 | _   | 60.0                 | kΩ |
| I <sub>IC</sub>              | D         | DC injection                                                 | Single pin limit                                                                  | $V_{IN} < V_{SS}$                | -0.2                 | _   | 2                    | mA |
|                              |           | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                          | $V_{IN} > V_{DD}$                | -5                   | _   | 25                   |    |
| C <sub>In</sub>              | С         | Input cap                                                    | acitance, all pins                                                                | _                                | _                    | _   | 7                    | pF |
| $V_{RAM}$                    | С         | RAM re                                                       | etention voltage                                                                  | _                                | 2.0                  | _   | _                    | V  |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5, PTD0, PTD1 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for , are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.

#### MC9S08PA16 Series Data Sheet, Rev. 3, 06/2015





 $I_{OL}(mA)$ 

Figure 7. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 5$  V)



 $I_{OL}(mA)$ 

Figure 8. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 3 \text{ V}$ )



| Table 4. | <b>Supply current</b> | characteristics ( | (continued) |  |
|----------|-----------------------|-------------------|-------------|--|
|----------|-----------------------|-------------------|-------------|--|

| Num | С | Parameter                       | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp          |
|-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------|
|     | C | ADLPC = 1                       |        |          | 3                   | 39                   | _   |      |               |
|     |   | ADLSMP = 1                      |        |          |                     |                      |     |      |               |
|     |   | ADCO = 1                        |        |          |                     |                      |     |      |               |
|     |   | MODE = 10B                      |        |          |                     |                      |     |      |               |
|     |   | ADICLK = 11B                    |        |          |                     |                      |     |      |               |
| 8   | С | LVD adder to stop3 <sup>4</sup> | _      | _        | 5                   | 128                  | _   | μΑ   | -40 to 105 °C |
|     | С |                                 |        |          | 3                   | 124                  |     |      |               |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. RTC adder cause <1 μA I<sub>DD</sub> increase typically, RTC clock source is 1kHz LPO clock.
- 3. ACMP adder cause <10  $\mu$ A I<sub>DD</sub> increase typically.
- 4. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms.

#### 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

# 5.1.3.1 EMC radiated emissions operating behaviors Table 5. EMC radiated emissions operating behaviors for 44-pin LQFP package

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 8    | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 8    | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 8    | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 5    | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | N    | _    | 2, 3  |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150
  kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of
  Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband
  TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported
  emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the
  measured orientations in each frequency range.
- 2.  $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 10 MHz (crystal),  $f_{SYS}$  = 20 MHz,  $f_{BUS}$  = 20 MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method



# 5.2 Switching specifications

# 5.2.1 Control timing

Table 6. Control timing

| Num | С | Rating                                                                                               | 3                              | Symbol              | Min                  | Typical <sup>1</sup> | Max | Unit |
|-----|---|------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|-----|------|
| 1   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                               | )                              | f <sub>Bus</sub>    | DC                   | _                    | 20  | MHz  |
| 2   | С | Internal low power oscillato                                                                         | r frequency                    | f <sub>LPO</sub>    | _                    | 1.0                  | _   | KHz  |
| 3   | D | External reset pulse width <sup>2</sup>                                                              |                                | t <sub>extrst</sub> | 1.5 ×                | _                    | _   | ns   |
|     |   |                                                                                                      |                                |                     | t <sub>cyc</sub>     |                      |     |      |
| 4   | D | Reset low drive                                                                                      |                                | t <sub>rstdrv</sub> | $34 \times t_{cyc}$  | _                    |     | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes             |                                | t <sub>MSSU</sub>   | 500                  | _                    | _   | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup> |                                | t <sub>MSH</sub>    | 100                  | _                    | _   | ns   |
| 7   | D | IRQ pulse width                                                                                      | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _   | ns   |
|     | D |                                                                                                      | Synchronous path <sup>4</sup>  | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _   | ns   |
| 8   | D | Keyboard interrupt pulse width                                                                       | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _   | ns   |
|     | D |                                                                                                      | Synchronous path               | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _   | ns   |
| 9   | С | Port rise and fall time -                                                                            | _                              | t <sub>Rise</sub>   |                      | 10.2                 |     | ns   |
|     | С | standard drive strength<br>(load = 50 pF) <sup>5</sup>                                               |                                | t <sub>Fall</sub>   |                      | 9.5                  | _   | ns   |
|     | С | Port rise and fall time -                                                                            | _                              | t <sub>Rise</sub>   | _                    | 5.4                  | _   | ns   |
|     | С | high drive strength (load = 50 pF) <sup>5</sup>                                                      |                                | t <sub>Fall</sub>   | _                    | 4.6                  | _   | ns   |

- 1. Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.
- 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request.
- 3. To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .
- 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 5. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 105 °C.



Figure 9. Reset timing





Figure 10. IRQ/KBIPx timing

# 5.2.2 Debug trace timing specifications

Table 7. Debug trace operating behaviors

| Symbol           | Description              | Min.      | Max.                | Unit |  |
|------------------|--------------------------|-----------|---------------------|------|--|
| t <sub>cyc</sub> | Clock period             | Frequency | Frequency dependent |      |  |
| t <sub>wl</sub>  | Low pulse width          | 2         | _                   | ns   |  |
| t <sub>wh</sub>  | High pulse width         | 2         | _                   | ns   |  |
| t <sub>r</sub>   | Clock and data rise time | _         | 3                   | ns   |  |
| t <sub>f</sub>   | Clock and data fall time | _         | 3                   | ns   |  |
| t <sub>s</sub>   | Data setup               | 3         | _                   | ns   |  |
| t <sub>h</sub>   | Data hold                | 2         | _                   | ns   |  |



Figure 11. TRACE\_CLKOUT specifications



Figure 12. Trace data specifications



# 5.2.3 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                  | Symbol            | Min | Max                 | Unit             |
|-----|---|---------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 8. FTM input timing



Figure 13. Timer external clock



Figure 14. Timer input capture pulse





# 6.1 External oscillator (XOSC) and ICS characteristics

Table 10. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С                                      | C                                                     | Characteristic                                                | Symbol               | Min     | Typical <sup>1</sup>  | Max     | Unit              |
|-----|----------------------------------------|-------------------------------------------------------|---------------------------------------------------------------|----------------------|---------|-----------------------|---------|-------------------|
| 1   | С                                      | Oscillator                                            | Low range (RANGE = 0)                                         | f <sub>lo</sub>      | 31.25   | 32.768                | 39.0625 | kHz               |
|     | С                                      | crystal or<br>resonator                               | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup>        | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С                                      |                                                       | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С                                      |                                                       | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
| 2   | D                                      | Lo                                                    | oad capacitors                                                | C1, C2               |         | See Note <sup>3</sup> |         |                   |
| 3   | D                                      | Feedback resistor                                     | Low Frequency, Low-Power Mode <sup>4</sup>                    | R <sub>F</sub>       | _       | _                     | _       | ΜΩ                |
|     |                                        |                                                       | Low Frequency, High-Gain<br>Mode                              |                      | _       | 10                    | _       | ΜΩ                |
|     |                                        |                                                       | High Frequency, Low-<br>Power Mode                            |                      | _       | 1                     | _       | ΜΩ                |
|     |                                        |                                                       | High Frequency, High-Gain<br>Mode                             |                      | _       | 1                     | _       | ΜΩ                |
| 4   | 4 D Series resistor -<br>Low Frequency |                                                       | Low-Power Mode <sup>4</sup>                                   | R <sub>S</sub>       | _       | _                     | _       | kΩ                |
|     |                                        | Low Frequency                                         | High-Gain Mode                                                |                      | _       | 200                   | _       | kΩ                |
| 5   | D                                      | Series resistor -<br>High Frequency                   | Low-Power Mode <sup>4</sup>                                   | R <sub>S</sub>       | _       | _                     | _       | kΩ                |
|     | D                                      | Series resistor -                                     | 4 MHz                                                         |                      | _       | 0                     | _       | kΩ                |
|     | D                                      | High<br>Frequency,                                    | 8 MHz                                                         |                      | _       | 0                     | _       | kΩ                |
|     | D                                      | High-Gain Mode                                        | 16 MHz                                                        |                      | _       | 0                     | _       | kΩ                |
| 6   | С                                      | Crystal start-up                                      | Low range, low power                                          | t <sub>CSTL</sub>    | _       | 1000                  | _       | ms                |
|     | С                                      | time Low range<br>= 32.768 kHz                        | Low range, high power                                         |                      | _       | 800                   | _       | ms                |
|     | С                                      | crystal; High                                         | High range, low power                                         | t <sub>CSTH</sub>    | _       | 3                     | _       | ms                |
|     | С                                      | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power                                        |                      | _       | 1.5                   | _       | ms                |
| 7   | Т                                      | Internal re                                           | eference start-up time                                        | t <sub>IRST</sub>    | 1       | 20                    | 50      | μs                |
| 8   | D                                      | Square wave                                           | FEE or FBE mode <sup>2</sup>                                  | f <sub>extal</sub>   | 0.03125 | _                     | 5       | MHz               |
|     | D                                      | input clock<br>frequency                              | FBELP mode                                                    |                      | 0       | _                     | 20      | MHz               |
| 9   | Р                                      | Average inter                                         | rnal reference frequency -<br>trimmed                         | f <sub>int_t</sub>   | _       | 31.25                 | _       | kHz               |
| 10  | Р                                      | DCO output f                                          | requency range - trimmed                                      | f <sub>dco_t</sub>   | 16      | _                     | 20      | MHz               |
| 11  | Р                                      | Total deviation of DCO output                         | Over full voltage and temperature range                       | $\Delta f_{dco_t}$   | _       | _                     | ±2.0    | %f <sub>dco</sub> |
|     | С                                      | from trimmed<br>frequency <sup>5</sup>                | Over fixed voltage and temperature range of 0 to 70 °C        |                      |         |                       | ±1.0    |                   |
| 12  | С                                      | FLL a                                                 | acquisition time <sup>5</sup> , <sup>7</sup>                  | t <sub>Acquire</sub> | _       | _                     | 2       | ms                |
|     |                                        |                                                       |                                                               |                      |         |                       |         |                   |



# Table 10. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

| Num | С | Characteristic                                                                  | Symbol              | Min | Typical <sup>1</sup> | Max | Unit              |
|-----|---|---------------------------------------------------------------------------------|---------------------|-----|----------------------|-----|-------------------|
| 13  | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>8</sup> | C <sub>Jitter</sub> | _   | 0.02                 | 0.2 | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 15. Typical crystal or resonator circuit

# 6.2 NVM specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 11. Flash characteristics

| С | Characteristic                                    | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|---------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| D | Supply voltage for program/erase -40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| D | Supply voltage for read operation                 | $V_{Read}$              | 2.7              | _                    | 5.5              | V                 |



# 6.3.2 Analog comparator (ACMP) electricals

Table 14. Comparator electrical specifications

| С | Characteristic Symbol                 |                       | Min                   | Typical | Max       | Unit |
|---|---------------------------------------|-----------------------|-----------------------|---------|-----------|------|
| D | Supply voltage V                      |                       | 2.7                   | _       | 5.5       | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>      | _                     | 10      | 20        | μΑ   |
| D | Analog input voltage                  | V <sub>AIN</sub>      | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>      | _                     | _       | 40        | mV   |
| С | Analog comparator hysteresis (HYST=0) | $V_{H}$               | _                     | 15      | 20        | mV   |
| С | Analog comparator hysteresis (HYST=1) | $V_{H}$               | _                     | 20      | 30        | mV   |
| Т | Supply current (Off mode)             | ly current (Off mode) |                       | 60      | _         | nA   |
| С | Propagation Delay t <sub>D</sub>      |                       | _                     | 0.4     | 1         | μs   |

# 6.4 Communication interfaces

# 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes high drive strength is enabled for SPI output pins.

Table 15. SPI master mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                    |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                     | _                       | ns                 | _                                    |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 0                      | _                       | ns                 | _                                    |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                    |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 0                      | _                       | ns                 | _                                    |
| 10       | t <sub>RI</sub>     | Rise time input                | _                      | t <sub>Bus</sub> - 25   | ns                 | _                                    |



Table 15. SPI master mode timing (continued)

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25   | ns   | _       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 17. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. SPI master mode timing (CPHA=1)



#### reripheral operating requirements and behaviors

#### Table 16. SPI slave mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                           |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|---------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in . |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | _                     | ns               | $t_{Bus} = 1/f_{Bus}$                             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _                     | ns               | _                                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | _                     | ns               | _                                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | _                     | ns               | _                                                 |
| 8        | t <sub>a</sub>      | Slave access time              | _                     | t <sub>Bus</sub>      | ns               | Time to data active from high-impedance state     |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | _                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state             |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                     | 25                    | ns               | _                                                 |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | _                     | ns               | _                                                 |
| 12       | t <sub>RI</sub>     | Rise time input                | _                     | t <sub>Bus</sub> - 25 | ns               | _                                                 |
|          | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                   |
| 13       | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | _                                                 |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                   |



Figure 19. SPI slave mode timing (CPHA = 0)





Figure 20. SPI slave mode timing (CPHA=1)

### 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 16-pin TSSOP                             | 98ASH70247A                   |
| 20-pin SOIC                              | 98ASB42343B                   |
| 20-pin TSSOP                             | 98ASH70169A                   |
| 32-pin LQFP                              | 98ASH70029A                   |
| 44-pin LQFP                              | 98ASS23225W                   |



#### 8 Pinout

# 8.1 Signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

Table 17. Pin availability by package pin-count

| Pin Number |         |          |          | Lowest Priority <> Highest |        |            |                  |                   |
|------------|---------|----------|----------|----------------------------|--------|------------|------------------|-------------------|
| 44-LQFP    | 32-LQFP | 20-TSSOP | 16-TSSOP | Port Pin                   | Alt 1  | Alt 2      | Alt 3            | Alt 4             |
| 1          | 1       | _        | _        | PTD1 <sup>1</sup>          | _      | FTM2CH3    | _                | _                 |
| 2          | 2       | _        |          | PTD0 <sup>1</sup>          | _      | FTM2CH2    | _                | _                 |
| 3          | _       | _        | _        | PTE4                       | _      | TCLK2      | _                | _                 |
| 4          | _       | _        | _        | PTE3                       | _      | BUSOUT     | _                | _                 |
| 5          | 3       | 3        | 3        | _                          | _      | _          | _                | $V_{DD}$          |
| 6          | 4       | _        | _        | _                          | _      | _          | $V_{DDA}$        | V <sub>REFH</sub> |
| 7          | 5       | _        | _        | _                          | _      | _          | V <sub>SSA</sub> | V <sub>REFL</sub> |
| 8          | 6       | 4        | 4        | _                          | _      | _          | _                | V <sub>SS</sub>   |
| 9          | 7       | 5        | 5        | PTB7                       | _      | _          | SCL              | EXTAL             |
| 10         | 8       | 6        | 6        | PTB6                       | _      | _          | SDA              | XTAL              |
| 11         | _       | _        | _        | _                          | _      | _          | _                | Vss               |
| 12         | 9       | 7        | 7        | PTB5 <sup>1</sup>          | _      | FTM2CH5    | SS0              | _                 |
| 13         | 10      | 8        | 8        | PTB4 <sup>1</sup>          | _      | FTM2CH4    | MISO0            | _                 |
| 14         | 11      | 9        |          | PTC3                       | _      | FTM2CH3    | ADP11            | _                 |
| 15         | 12      | 10       | _        | PTC2                       | _      | FTM2CH2    | ADP10            | _                 |
| 16         | _       | _        |          | PTD7                       | _      | _          | _                | _                 |
| 17         | _       | _        |          | PTD6                       | _      | _          | _                | _                 |
| 18         | _       | _        | _        | PTD5                       | _      | _          | _                | _                 |
| 19         | 13      | 11       | _        | PTC1                       | _      | FTM2CH1    | ADP9             | _                 |
| 20         | 14      | 12       |          | PTC0                       | _      | FTM2CH0    | ADP8             | _                 |
| 21         | 15      | 13       | 9        | PTB3                       | KBI0P7 | MOSI0      | ADP7             | _                 |
| 22         | 16      | 14       | 10       | PTB2                       | KBI0P6 | SPSCK0     | ADP6             | _                 |
| 23         | 17      | 15       | 11       | PTB1                       | KBI0P5 | TXD0       | ADP5             | _                 |
| 24         | 18      | 16       | 12       | PTB0                       | KBI0P4 | RXD0       | ADP4             | _                 |
| 25         | 19      | _        | _        | PTA7                       | _      | FTM2FAULT2 | ADP3             | _                 |
| 26         | 20      | _        | _        | PTA6                       | _      | FTM2FAULT1 | ADP2             | _                 |
| 27         | _       | _        | _        | _                          | _      | _          | _                | Vss               |
| 28         | _       | _        |          | _                          | _      | _          | _                | $V_{DD}$          |



How to Reach Us:

**Home Page:** 

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved

© 2011-2015 Freescale Semiconductor, Inc.

