



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.0GHz                                                                 |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                                  |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                       |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (4)                                                    |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCBGA (29x29)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8545evuaqg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Overview

- Up to 32 simultaneous open pages for DDR2
- Contiguous or discontiguous memory mapping
- Read-modify-write support for RapidIO atomic increment, decrement, set, and clear transactions
- Sleep mode support for self-refresh SDRAM
- On-die termination support when using DDR2
- Supports auto refreshing
- On-the-fly power management using CKE signal
- Registered DIMM support
- Fast memory access via JTAG port
- 2.5-V SSTL\_2 compatible I/O (1.8-V SSTL\_1.8 for DDR2)
- Support for battery-backed main memory
- Programmable interrupt controller (PIC)
  - Programming model is compliant with the OpenPIC architecture.
  - Supports 16 programmable interrupt and processor task priority levels
  - Supports 12 discrete external interrupts
  - Supports 4 message interrupts with 32-bit messages
  - Supports connection of an external interrupt controller such as the 8259 programmable interrupt controller
  - Four global high-resolution timers/counters that can generate interrupts
  - Supports a variety of other internal interrupt sources
  - Supports fully nested interrupt delivery
  - Interrupts can be routed to external pin for external processing.
  - Interrupts can be routed to the e500 core's standard or critical interrupt inputs.
  - Interrupt summary registers allow fast identification of interrupt source.
- Integrated security engine (SEC) optimized to process all the algorithms associated with IPSec, IKE, WTLS/WAP, SSL/TLS, and 3GPP
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Dynamic assignment of crypto-execution units via an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
  - PKEU—public key execution unit
    - RSA and Diffie-Hellman; programmable field size up to 2048 bits
    - Elliptic curve cryptography with  $F_2m$  and F(p) modes and programmable field size up to 511 bits
  - DEU—Data Encryption Standard execution unit
    - DES, 3DES
    - Two key (K1, K2) or three key (K1, K2, K3)
    - ECB and CBC modes for both DES and 3DES

#### Overview

- Single inbound doorbell message structure
- Facility to accept port-write messages
- PCI Express interface
  - PCI Express 1.0a compatible
  - Supports x8,x4,x2, and x1 link widths
  - Auto-detection of number of connected lanes
  - Selectable operation as root complex or endpoint
  - Both 32- and 64-bit addressing
  - 256-byte maximum payload size
  - Virtual channel 0 only
  - Traffic class 0 only
  - Full 64-bit decode with 32-bit wide windows
- Pin multiplexing for the high-speed I/O interfaces supports one of the following configurations:
  - 8 PCI Express
  - 4 PCI Express and 4 serial RapidIO
- Power management
  - Supports power saving modes: doze, nap, and sleep
  - Employs dynamic power management, which automatically minimizes power consumption of blocks when they are idle
- System performance monitor
  - Supports eight 32-bit counters that count the occurrence of selected events
  - Ability to count up to 512 counter-specific events
  - Supports 64 reference events that can be counted on any of the eight counters
  - Supports duration and quantity threshold counting
  - Burstiness feature that permits counting of burst events with a programmable time between bursts
  - Triggering and chaining capability
  - Ability to generate an interrupt on overflow
- System access port
  - Uses JTAG interface and a TAP controller to access entire system memory map
  - Supports 32-bit accesses to configuration registers
  - Supports cache-line burst accesses to main memory
  - Supports large block (4-Kbyte) uploads and downloads
  - Supports continuous bit streaming of entire block for fast upload and download
- JTAG boundary scan, designed to comply with IEEE Std. 1149.1<sup>TM</sup>

Figure 8 shows the GMII transmit AC timing diagram.



Figure 8. GMII Transmit AC Timing Diagram

# 8.2.2.2 GMII Receive AC Timing Specifications

This table provides the GMII receive AC timing specifications.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | _   | 8.0 | _   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 35  | _   | 75  | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0   | _   | —   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>GRXR</sub> 2                 | —   | _   | 1.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>GRXF</sub> 2                 | —   |     | 1.0 | ns   |

### Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

Figure 9 provides the AC test load for eTSEC.



#### Enhanced Three-Speed Ethernet (eTSEC)

Figure 15 shows the TBI receive AC timing diagram.



Figure 15. TBI Receive AC Timing Diagram

# 8.2.5 TBI Single-Clock Mode AC Specifications

When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when TBICON[CLKSEL] = 1, a 125-MHz TBI receive clock is supplied on the TSEC $n_RX_CLK$  pin (no receive clock is used on TSEC $n_TX_CLK$  in this mode, whereas for the dual-clock mode this is the PMA1 receive clock). The 125-MHz transmit clock is applied on the TSEC\_GTX\_CLK125 pin in all TBI modes.

A summary of the single-clock TBI mode AC specifications for receive appears in Table 32.

| Parameter/Condition                       | Symbol                 | Min | Тур | Мах | Unit |
|-------------------------------------------|------------------------|-----|-----|-----|------|
| RX_CLK clock period                       | t <sub>TRRX</sub>      | 7.5 | 8.0 | 8.5 | ns   |
| RX_CLK duty cycle                         | t <sub>TRRH/TRRX</sub> | 40  | 50  | 60  | %    |
| RX_CLK peak-to-peak jitter                | t <sub>TRRJ</sub>      | _   | _   | 250 | ps   |
| Rise time RX_CLK (20%–80%)                | t <sub>TRRR</sub>      | _   | _   | 1.0 | ns   |
| Fall time RX_CLK (80%–20%)                | t <sub>TRRF</sub>      | _   | _   | 1.0 | ns   |
| RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDVKH</sub>   | 2.0 | _   | —   | ns   |
| RCG[9:0] hold time to RX_CLK rising edge  | t <sub>TRRDXKH</sub>   | 1.0 | _   | _   | ns   |

#### **Ethernet Management Interface Electrical Characteristics**

## Table 37. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V ± 5%.

| Parameter     | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time | t <sub>MDHF</sub>   | _   |     | 10  | ns   | 4     |

### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- 2. This parameter is dependent on the eTSEC system clock speed, which is half of the Platform Frequency (f<sub>CCB</sub>). The actual ECn\_MDC output clock frequency for a specific eTSEC port can be programmed by configuring the MgmtClk bit field of device's MIIMCFG register, based on the platform (CCB) clock running for the device. The formula is: Platform Frequency (CCB) ÷ (2 × Frequency Divider determined by MIICFG[MgmtClk] encoding selection). For example, if MIICFG[MgmtClk] = 000 and the platform (CCB) is currently running at 533 MHz, f<sub>MDC</sub> = 533) ÷ (2 × 4 × 8) = 533) ÷ 64 = 8.3 MHz. That is, for a system running at a particular platform frequency (f<sub>CCB</sub>), the ECn\_MDC output clock frequency can be programmed between maximum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 64 and minimum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 448. See 14.5.3.6.6, "MII Management Configuration Register (MIIMCFG)," in the MPC8548E PowerQUICC™ III Integrated Processor Family Reference Manual for more detail.
- 3. The maximum ECn\_MDC output clock frequency is defined based on the maximum platform frequency for device (533 MHz) divided by 64, while the minimum ECn\_MDC output clock frequency is defined based on the minimum platform frequency for device (333 MHz) divided by 448, following the formula described in Note 2 above.
- 4. Guaranteed by design.
- 5. t<sub>CCB</sub> is the platform (CCB) clock period.

Figure 21 shows the MII management AC timing diagram.



Figure 21. MII Management Interface Timing Diagram

#### Local Bus



Figure 26. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Bypass Mode)

| Parar                                                                      | Symbol <sup>2</sup>       | Min                                        | Мах      | Unit     | Notes |      |
|----------------------------------------------------------------------------|---------------------------|--------------------------------------------|----------|----------|-------|------|
| Valid times:                                                               | Boundary-scan data<br>TDO | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 4<br>2   | 20<br>10 | ns    | 5    |
| Output hold times:                                                         | Boundary-scan data<br>TDO | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 30<br>30 |          | ns    | 5    |
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO |                           | t <sub>jtkldz</sub><br>t <sub>jtkloz</sub> | 3<br>3   | 19<br>9  | ns    | 5, 6 |

 Table 44. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup> (continued)

### Notes:

- All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 29). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design.

Figure 29 provides the AC test load for TDO and the boundary-scan outputs.



Figure 29. AC Test Load for the JTAG Interface

Figure 30 provides the JTAG clock input timing diagram.



Figure 30. JTAG Clock Input Timing Diagram

| Symbol                                      | Parameter                                                                                    | Min    | Nom  | Max    | Unit | Comments                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|----------------------------------------------------------------------------------------------|--------|------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                          | Unit interval                                                                                | 399.88 | 400  | 400.12 | ps   | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                                          |
| V <sub>TX-DIFFp-p</sub>                     | Differential<br>peak-to-peak<br>output voltage                                               | 0.8    | _    | 1.2    | V    | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ . See Note 2.                                                                                                                                                                                                                                                                                                                        |
| V <sub>TX-DE-RATIO</sub>                    | De-emphasized<br>differential<br>output voltage<br>(ratio)                                   | -3.0   | -3.5 | -4.0   | dB   | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 2.                                                                                                                                                                                                                       |
| T <sub>TX-EYE</sub>                         | Minimum TX<br>eye width                                                                      | 0.70   | _    | _      | UI   | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI.<br>See Notes 2 and 3.                                                                                                                                                                                                                                                                    |
| T <sub>TX-EYE-MEDIAN-to-</sub> MAX-JITTER   | Maximum time<br>between the<br>jitter median and<br>maximum<br>deviation from<br>the median. | _      | _    | 0.15   | UI   | Jitter is defined as the measurement variation of<br>the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation<br>to a recovered TX UI. A recovered TX UI is<br>calculated over 3500 consecutive unit intervals of<br>sample data. Jitter is measured using all edges of<br>the 250 consecutive UI in the center of the 3500<br>UI used for calculating the TX UI.<br>See Notes 2 and 3. |
| T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | D+/D-TX output<br>rise/fall time                                                             | 0.125  | _    | —      | UI   | See Notes 2 and 5.                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>TX-CM-ACp</sub>                      | RMS AC peak<br>common mode<br>output voltage                                                 | _      | _    | 20     | mV   | $\begin{split} & V_{TX\text{-}CM\text{-}ACp} = RMS( V_{TXD\text{+}} + V_{TXD\text{-}} /2 - V_{TX\text{-}CM\text{-}DC}) \\ & V_{TX\text{-}CM\text{-}DC} = DC_{(avg)} \text{ of }  V_{TX\text{-}D\text{+}} + V_{TX\text{-}D\text{-}} /2. \\ & See Note 2. \end{split}$                                                                                                                     |
| V <sub>TX-CM-DC-ACTIVE-</sub> IDLE-DELTA    | Absolute delta of<br>dc common<br>mode voltage<br>during L0 and<br>electrical idle           | 0      | _    | 100    | mV   | $\begin{split}  V_{TX-CM-DC} & (during \ L0) + V_{TX-CM-Idle-DC} & (during \\ electrical \ idle)  &\leq 100 \ mV \\ V_{TX-CM-DC} &= DC_{(avg)} \ of \  V_{TX-D+} + V_{TX-D-} /2 \ [L0] \\ V_{TX-CM-Idle-DC} &= DC_{(avg)} \ of \  V_{TX-D+} + V_{TX-D-} /2 \\ [electrical \ idle] \\ See \ Note \ 2. \end{split}$                                                                        |
| VTX-CM-DC-LINE-DELTA                        | Absolute delta of<br>DC common<br>mode between<br>D+ and D–                                  | 0      |      | 25     | mV   | $\begin{split}  V_{TX-CM-DC-D+} - V_{TX-CM-DC-D-}  &\leq 25 \text{ mV} \\ V_{TX-CM-DC-D+} &= DC_{(avg)} \text{ of }  V_{TX-D+}  \\ V_{TX-CM-DC-D-} &= DC_{(avg)} \text{ of }  V_{TX-D-} . \\ \text{See Note 2.} \end{split}$                                                                                                                                                             |
| V <sub>TX</sub> -IDLE-DIFFp                 | Electrical idle<br>differential peak<br>output voltage                                       | 0      | _    | 20     | mV   | $\begin{split} & V_{\text{TX-IDLE-DIFFp}} =  V_{\text{TX-IDLE-D+}} - V_{\text{TX-IDLE-D-}}  \\ & \leq 20 \text{ mV.} \\ & \text{See Note 2.} \end{split}$                                                                                                                                                                                                                                |
| V <sub>TX-RCV-DETECT</sub>                  | The amount of<br>voltage change<br>allowed during<br>receiver<br>detection                   |        |      | 600    | mV   | The total amount of voltage change that a transmitter can apply to sense whether a low impedance receiver is present. See Note 6.                                                                                                                                                                                                                                                        |

Table 57. Differential Receiver (RX) Input Specifications (continued)

| Symbol               | Parameter  | Min | Nom | Max | Unit | Comments                                                                                                                                                                                                                          |
|----------------------|------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L <sub>TX-SKEW</sub> | Total Skew |     |     | 20  | ns   | Skew across all lanes on a Link. This includes<br>variation in the length of SKP ordered set (for<br>example, COM and one to five symbols) at the RX<br>as well as any delay differences arising from the<br>interconnect itself. |

## Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 50 must be used as the RX device when taking measurements (also see the receiver compliance eye diagram shown in Figure 49). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. Note that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D– line biased to  $-{300 \text{ mV}}$  and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes—see Figure 50). Note: that the series capacitors CTX is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 6. The RX DC common mode Impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

# 17.5 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 49 is specified using the passive compliance/test measurement load (see Figure 50) in place of any real PCI Express RX component.

Note: In general, the minimum receiver eye diagram measured with the compliance/test measurement load (see Figure 50) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. RX component designer must provide additional margin to adequately compensate for the degraded minimum receiver eye diagram (shown in Figure 49) expected at the input receiver based on some adequate combination of system simulations and the return loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

#### **Package Description**

## Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 6. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

| Signal                                               | Package Pin Number                         | Pin Type | Power<br>Supply  | Notes          |  |  |  |  |  |  |  |
|------------------------------------------------------|--------------------------------------------|----------|------------------|----------------|--|--|--|--|--|--|--|
| Three-Speed Ethernet Controller (Gigabit Ethernet 2) |                                            |          |                  |                |  |  |  |  |  |  |  |
| TSEC2 RXDI7:01                                       | P2. R2. N1. N2. P3. M2. M1. N3             |          | LVpp             | _              |  |  |  |  |  |  |  |
| TSEC2 TXD[7:0]                                       | N9, N10, P8, N7, R9, N5, R8, N6            | 0        |                  | 5, 9, 33       |  |  |  |  |  |  |  |
|                                                      | P1                                         |          |                  |                |  |  |  |  |  |  |  |
|                                                      | R6                                         |          |                  | 20             |  |  |  |  |  |  |  |
| TSEC2 GTX CLK                                        | P6                                         | 0        |                  | 20             |  |  |  |  |  |  |  |
| TSEC2 BX CLK                                         | NA                                         |          |                  |                |  |  |  |  |  |  |  |
|                                                      | P5                                         |          |                  |                |  |  |  |  |  |  |  |
| TSEC2 BX ER                                          | R1                                         |          |                  |                |  |  |  |  |  |  |  |
|                                                      | P10                                        |          |                  |                |  |  |  |  |  |  |  |
|                                                      | P7                                         |          |                  | 20             |  |  |  |  |  |  |  |
|                                                      | P10                                        | 0        |                  | 5 0 22         |  |  |  |  |  |  |  |
| 13L02_1A_EN                                          | RIU                                        | rnot 2)  | ∟v DD            | 5, 9, 55       |  |  |  |  |  |  |  |
|                                                      |                                            |          |                  | 5 0 00         |  |  |  |  |  |  |  |
|                                                      |                                            | 0        |                  | 5, 9, 29       |  |  |  |  |  |  |  |
|                                                      | ¥1, VV3, VV5, VV4                          | 1        |                  |                |  |  |  |  |  |  |  |
| ISEC3_GIX_CLK                                        | W8                                         | 0        |                  |                |  |  |  |  |  |  |  |
| TSEC3_RX_CLK                                         | W2                                         |          | TV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| TSEC3_RX_DV                                          | W1                                         |          | TV <sub>DD</sub> |                |  |  |  |  |  |  |  |
| TSEC3_RX_ER                                          | Y2                                         |          | TV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| TSEC3_TX_CLK                                         | V10                                        | I        | TV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| TSEC3_TX_EN                                          | V9                                         | 0        | TV <sub>DD</sub> | 30             |  |  |  |  |  |  |  |
| Thr                                                  | ee-Speed Ethernet Controller (Gigabit Ethe | rnet 4)  |                  |                |  |  |  |  |  |  |  |
| TSEC4_TXD[3:0]/TSEC3_TXD[7:4]                        | AB8, Y7, AA7, Y8                           | 0        | TV <sub>DD</sub> | 1, 5, 9,<br>29 |  |  |  |  |  |  |  |
| TSEC4_RXD[3:0]/TSEC3_RXD[7:4]                        | AA1, Y3, AA2, AA4                          | I        | TV <sub>DD</sub> | 1              |  |  |  |  |  |  |  |
| TSEC4_GTX_CLK                                        | AA5                                        | 0        | TV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| TSEC4_RX_CLK/TSEC3_COL                               | Y5                                         | I        | TV <sub>DD</sub> | 1              |  |  |  |  |  |  |  |
| TSEC4_RX_DV/TSEC3_CRS                                | AA3                                        | I/O      | TV <sub>DD</sub> | 1, 31          |  |  |  |  |  |  |  |
| TSEC4_TX_EN/TSEC3_TX_ER                              | AB6                                        | 0        | TV <sub>DD</sub> | 1, 30          |  |  |  |  |  |  |  |
| · · · ·                                              | DUART                                      |          | •                | •              |  |  |  |  |  |  |  |
| UART_CTS[0:1]                                        | AB3, AC5                                   | I        | OV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| UART_RTS[0:1]                                        | AC6, AD7                                   | 0        | OV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| UART_SIN[0:1]                                        | AB5, AC7                                   | I        | OV <sub>DD</sub> | —              |  |  |  |  |  |  |  |
| UART_SOUT[0:1]                                       | AB7, AD8                                   | 0        | OV <sub>DD</sub> | —              |  |  |  |  |  |  |  |

# Table 71. MPC8548E Pinout Listing (continued)

### Package Description

# Table 71. MPC8548E Pinout Listing (continued)

| Signal                                                                                                                                                                                                                                | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                                                                | Power<br>Supply                                                                                         | Notes                                               |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|
| 25.These are test signals for factory u                                                                                                                                                                                               | ise only and must be pulled up (100 $\Omega$ –1 k $\Omega$ ) to (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OV <sub>DD</sub> for normal                                                                             | machine opera                                                                                           | ation.                                              |  |  |  |  |  |
| 26.Independent supplies derived from board V <sub>DD</sub> .                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 27.Recommend a pull-up resistor (~1 k $\Omega$ ) be placed on this pin to OV <sub>DD</sub> .                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| <ol> <li>The following pins must NOT be pulled down during power-on reset: TSEC3_TXD[3], TSEC4_TXD3/TSEC3_TXD7,<br/>HRESET_REQ, TRIG_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP.</li> </ol>                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 30. This pin requires an external 4.7-kΩ pull-down resistor to prevent PHY from seeing a valid transmit enable before it is actively driven.                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 31. This pin is only an output in eTSE                                                                                                                                                                                                | C3 FIFO mode when used as Rx flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 32. These pins must be connected to 2                                                                                                                                                                                                 | XV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 33.TSEC2_TXD1, TSEC2_TX_ER an<br>HRESET assertion.                                                                                                                                                                                    | e multiplexed as cfg_dram_type[0:1]. They must                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | be valid at powe                                                                                        | r-up, even befo                                                                                         | ore                                                 |  |  |  |  |  |
| 34. These pins must be pulled to group                                                                                                                                                                                                | nd through a 300- $\Omega$ (±10%) resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 35.When a PCI block is disabled, eith<br>down to select external arbiter if the<br>connect' or terminated through 2–1<br>connected to any other PCI device.<br>POR config pins—irrespective of w<br>any other PCI device connected or | er the POR config pin that selects between interrere is any other PCI device connected on the PCI 0 k $\Omega$ pull-up resistors with the default of internal. The PCI block drives the PCI <i>n_</i> AD pins if it is context. The block drives the DEVDISR register or the bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | hal and external a<br>l bus, or leave th<br>arbiter if the PCI<br>nfigured to be th<br>not. It may caus | arbiter must be<br>e PCI <i>n_</i> AD pir<br><i>n_</i> AD pins are<br>e PCI arbiter—<br>e contention if | e pulled<br>ns as 'no<br>not<br>through<br>there is |  |  |  |  |  |
| 36.MDIC0 is grounded through an 18.<br>1% resistor. These pins are used for                                                                                                                                                           | 2- $\Omega$ precision 1% resistor and MDIC1 is connected or automatic calibration of the DDR IOs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ed to GV <sub>DD</sub> throu                                                                            | gh an 18.2-Ω p                                                                                          | recision                                            |  |  |  |  |  |
| 38. These pins must be left floating.                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 39. If PCI1 or PCI2 is configured as P<br>Otherwise the processor will not be                                                                                                                                                         | CI asynchronous mode, a valid clock must be pro<br>oot up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ovided on pin PC                                                                                        | I1_CLK or PC                                                                                            | I2_CLK.                                             |  |  |  |  |  |
| 40.These pins must be connected to                                                                                                                                                                                                    | GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 101.This pin requires an external 4.7-                                                                                                                                                                                                | kΩ resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 102.For Rev. 2.x silicon, DMA_DACK POR configuration are don't care.                                                                                                                                                                  | [0:1] must be 0b11 during POR configuration; for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | rev. 1.x silicon, t                                                                                     | he pin values o                                                                                         | during                                              |  |  |  |  |  |
| 103.If these pins are not used as GPI $2-10 \text{ k}\Omega$ resistors.                                                                                                                                                               | Nn (general-purpose input), they must be pulled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | low (to GND) or                                                                                         | high (to LV <sub>DD</sub> )                                                                             | through                                             |  |  |  |  |  |
| 104.These must be pulled low to GNE                                                                                                                                                                                                   | D through 2–10 k $\Omega$ resistors if they are not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 105.These must be pulled low or high                                                                                                                                                                                                  | to $\text{LV}_{\text{DD}}$ through 2–10 k $\Omega$ resistors if they are no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ot used.                                                                                                |                                                                                                         |                                                     |  |  |  |  |  |
| 106.For rev. 2.x silicon, DMA_DACK[0 configuration are don't care.                                                                                                                                                                    | ):1] must be 0b10 during POR configuration; for re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | v. 1.x silicon, the                                                                                     | pin values duri                                                                                         | ng POR                                              |  |  |  |  |  |
| 107.For rev. 2.x silicon, DMA_DACK[C configuration are don't care.                                                                                                                                                                    | ):1] must be 0b01 during POR configuration; for re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | v. 1.x silicon, the                                                                                     | pin values duri                                                                                         | ng POR                                              |  |  |  |  |  |
| 108.For rev. 2.x silicon, DMA_DACK[C configuration are don't care.                                                                                                                                                                    | ):1] must be 0b11 during POR configuration; for re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | v. 1.x silicon, the                                                                                     | pin values duri                                                                                         | ng POR                                              |  |  |  |  |  |
| 109. This is a test signal for factory us                                                                                                                                                                                             | e only and must be pulled down (100 $\Omega$ – 1 k $\Omega$ ) t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | o GND for norma                                                                                         | al machine ope                                                                                          | eration.                                            |  |  |  |  |  |
| 111. If these pins are not used as GPI                                                                                                                                                                                                | Nn (general-purpose input), they must be pulled I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ow (to GND) or h                                                                                        | nigh (to OV <sub>DD</sub> )                                                                             | through                                             |  |  |  |  |  |
| 2-10 K22 HESISIUIS.                                                                                                                                                                                                                   | during DOP configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
| 112. This pin must not be pulled down                                                                                                                                                                                                 | $\alpha$ $\alpha$ $\beta$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
|                                                                                                                                                                                                                                       | $\int \int \nabla \nabla D = \int \nabla \nabla \nabla \nabla D = \int \nabla \nabla \nabla \nabla \nabla \nabla D = \int \nabla \nabla$ |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |
|                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |                                                                                                         |                                                     |  |  |  |  |  |

Package Description

| Signal           | Package Pin Number                                                                                                                | Pin Type                                            | Power<br>Supply  | Notes |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------|-------|--|--|--|
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)     | BV <sub>DD</sub> | _     |  |  |  |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19 | Power for core<br>(1.1 V)                           | V <sub>DD</sub>  | —     |  |  |  |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                               | Core power for<br>SerDes<br>transceivers<br>(1.1 V) | SV <sub>DD</sub> | —     |  |  |  |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                               | Pad Power for<br>SerDes<br>transceivers<br>(1.1 V)  | XV <sub>DD</sub> | _     |  |  |  |
| AVDD_LBIU        | AVDD_LBIU J28                                                                                                                     |                                                     | _                | 26    |  |  |  |
| AVDD_PCI1        | AVDD_PCI1 AH21                                                                                                                    |                                                     | _                | 26    |  |  |  |
| AVDD_PCI2        | AH22                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                    | _                | 26    |  |  |  |
| AVDD_CORE        | AVDD_CORE AH15                                                                                                                    |                                                     | _                | 26    |  |  |  |
| AVDD_PLAT        | AVDD_PLAT AH19                                                                                                                    |                                                     | —                | 26    |  |  |  |
| AVDD_SRDS        | U25                                                                                                                               | Power for<br>SRDSPLL<br>(1.1 V)                     |                  | 26    |  |  |  |
| SENSEVDD         | SENSEVDD M14                                                                                                                      |                                                     | $V_{DD}$         | 13    |  |  |  |
| SENSEVSS         | M16                                                                                                                               | —                                                   | —                | 13    |  |  |  |
| Analog Signals   |                                                                                                                                   |                                                     |                  |       |  |  |  |
| MVREF            | A18                                                                                                                               | l<br>Reference<br>voltage signal<br>for DDR         | MVREF            | _     |  |  |  |
| SD_IMP_CAL_RX    | L28                                                                                                                               | I                                                   | 200 Ω to<br>GND  | —     |  |  |  |
| SD_IMP_CAL_TX    | D_IMP_CAL_TX AB26                                                                                                                 |                                                     |                  | _     |  |  |  |

# Table 72. MPC8547E Pinout Listing (continued)

| Signal           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin Type                                           | Power<br>Supply  | Notes        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------|--------------|
| TDO              | AF28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | —            |
| TMS              | AH27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
| TRST             | AH23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
|                  | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |                  |              |
| L1_TSTCLK        | AC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| L2_TSTCLK        | AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| LSSD_MODE        | AH20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | $OV_{DD}$        | 25           |
| TEST_SEL         | AH14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
|                  | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                    |                  |              |
| THERM0           | AG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                  | _                | 14           |
| THERM1           | AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                  | _                | 14           |
|                  | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |                  |              |
| ASLEEP           | AH18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | 9, 19,<br>29 |
|                  | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    |                  |              |
| GND              | <ul> <li>A11, B7, B24, C1, C3, C5, C12, C15, C26, D8,<br/>D11, D16, D20, D22, E1, E5, E9, E12, E15, E17,</li> <li>F4, F26, G12, G15, G18, G21, G24, H2, H6, H8,<br/>H28, J4, J12, J15, J17, J27, K7, K9, K11, K27,</li> <li>L3, L5, L12, L16, N11, N13, N15, N17, N19, P4,<br/>P9, P12, P14, P16, P18, R11, R13, R15, R17,<br/>R19, T4, T12, T14, T16, T18, U8, U11, U13,</li> <li>U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9,</li> <li>Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4,<br/>AC2, AC11, AC19, AC26, AD5, AD9, AD22,<br/>AE3, AE14, AF6, AF10, AF13, AG8, AG27,</li> <li>K28, L24, L26, N24, N27, P25, R28, T24, T26,</li> <li>U24, V25, W28, Y24, Y26, AA24, AA27, AB25,</li> <li>AC28, L21, L23, N22, P20, R23, T21, U22, V20,<br/>W23, Y21, U27</li> </ul> |                                                    |                  |              |
| OV <sub>DD</sub> | V16, W11, W14, Y18, AA13, AA21, AB11,<br>AB17, AB24, AC4, AC9, AC21, AD6, AD13,<br>AD17, AD19, AE10, AE8, AE24, AF4, AF12,<br>AF22, AF27, AG26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for PCI<br>and other<br>standards<br>(3.3 V) | OV <sub>DD</sub> | _            |
| LV <sub>DD</sub> | N8, R7, T9, U6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)  | LV <sub>DD</sub> | _            |
| TV <sub>DD</sub> | W9, Y6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)  | TV <sub>DD</sub> |              |

# 20 Clocking

This section describes the PLL configuration of the device. Note that the platform clock is identical to the core complex bus (CCB) clock.

# 20.1 Clock Ranges

Table 75 through Table 77 provide the clocking specifications for the processor cores and Table 78, through Table 80 provide the clocking specifications for the memory bus.

| Characteristic                | Maximum |      | Processor Core    |      | Frequency |      | llmit | Netes |
|-------------------------------|---------|------|-------------------|------|-----------|------|-------|-------|
| Characteristic                | 1000    |      | 1200 MHZ 1333 MHZ |      |           | Unit | notes |       |
|                               | Min     | Мах  | Min               | Мах  | Min       | Мах  |       |       |
| e500 core processor frequency | 800     | 1000 | 800               | 1200 | 800       | 1333 | MHz   | 1, 2  |

 Table 75. Processor Core Clocking Specifications (MPC8548E and MPC8547E)

Notes:

 Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.) The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

## Table 76. Processor Core Clocking Specifications (MPC8545E)

|                               | Maximum Processor Core Frequency |     |          |      |          |      |      |       |
|-------------------------------|----------------------------------|-----|----------|------|----------|------|------|-------|
| Characteristic                | 800 MHz                          |     | 1000 MHz |      | 1200 MHz |      | Unit | Notes |
|                               | Min                              | Max | Min      | Max  | Min      | Max  |      |       |
| e500 core processor frequency |                                  | 800 | 800      | 1000 | 800      | 1200 | MHz  | 1, 2  |

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.)The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

|                        | Maximum Process | Unit | Notes |      |
|------------------------|-----------------|------|-------|------|
| Characteristic         | 800, 10         |      |       |      |
|                        | Min             | Мах  |       |      |
| Memory bus clock speed | 166             | 200  | MHz   | 1, 2 |

## Table 80. Memory Bus Clocking Specifications (MPC8543E)

Notes:

1. **Caution:** The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2. The memory bus speed is half of the DDR/DDR2 data rate, hence, half of the platform clock frequency.

# 20.2 CCB/SYSCLK PLL Ratio

The CCB clock is the clock that drives the e500 core complex bus (CCB), and is also called the platform clock. The frequency of the CCB is set using the following reset signals, as shown in Table 81:

- SYSCLK input signal
- Binary value on LA[28:31] at power up

Note that there is no default for this PLL ratio; these signals must be pulled to the desired values. Also note that the DDR data rate is the determining factor in selecting the CCB bus frequency, since the CCB frequency must equal the DDR data rate.

For specifications on the PCI\_CLK, see the PCI 2.2 Specification.

| Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio | Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio |
|-----------------------------------|------------------|-----------------------------------|------------------|
| 0000                              | 16:1             | 1000                              | 8:1              |
| 0001                              | Reserved         | 1001                              | 9:1              |
| 0010                              | 2:1              | 1010                              | 10:1             |
| 0011                              | 3:1              | 1011                              | Reserved         |
| 0100                              | 4:1              | 1100                              | 12:1             |
| 0101                              | 5:1              | 1101                              | 20:1             |
| 0110                              | 6:1              | 1110                              | Reserved         |
| 0111                              | Reserved         | 1111                              | Reserved         |

## Table 81. CCB Clock Ratio

#### System Design Information



#### Notes:

- 1. The COP port and target board must be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10– $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch must be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch must be closed to position B.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

## Figure 63. JTAG Interface Connection

System Design Information

# 22.10 Guidelines for High-Speed Interface Termination

This section provides the guidelines for high-speed interface termination when the SerDes interface is entirely unused and when it is partly unused.

# 22.10.1 SerDes Interface Entirely Unused

If the high-speed SerDes interface is not used at all, the unused pin must be terminated as described in this section.

The following pins must be left unconnected (float):

- SD\_TX[7:0]
- <u>SD\_TX</u>[7:0]
- Reserved pins T22, T23, M20, M21

The following pins must be connected to GND:

- SD\_RX[7:0]
- <u>SD\_RX</u>[7:0]
- SD\_REF\_CLK
- SD\_REF\_CLK

# NOTE

It is recommended to power down the unused lane through SRDSCR1[0:7] register (offset =  $0xE_0F08$ ) (This prevents the oscillations and holds the receiver output in a fixed state.) that maps to SERDES lane 0 to lane 7 accordingly.

Pins V28 and M26 must be tied to  $XV_{DD}$ . Pins V27 and M25 must be tied to GND through a 300- $\Omega$  resistor.

In Rev 2.0 silicon, POR configuration pin cfg\_srds\_en on TSEC4\_TXD[2]/TSEC3\_TXD[6] can be used to power down SerDes block.

# 22.10.2 SerDes Interface Partly Unused

If only part of the high-speed SerDes interface pins are used, the remaining high-speed serial I/O pins must be terminated as described in this section.

The following pins must be left unconnected (float) if not used:

- SD\_TX[7:0]
- <u>SD\_TX</u>[7:0]
- Reserved pins: T22, T23, M20, M21

The following pins must be connected to GND if not used:

- SD\_RX[7:0]
- $\overline{\text{SD}_{RX}}[7:0]$
- SD\_REF\_CLK

# 24 Document Revision History

The following table provides a revision history for this hardware specification.

#### Rev. Date Substantive Change(s) Number • Updated Section 21.2, "Thermal for Version 2.1.1, 2.1.2, and 2.1.3 Silicon FC-PBGA with Full Lid and 9 02/2012 Version 3.1.x Silicon with Stamped Lid," with version 3.0 silicon information. Added Figure 56, "Mechanical Dimensions and Bottom Surface Nomenclature of the FC-PBGA with Stamped Lid." • Updated Table 87, "Part Numbering Nomenclature," with version 3.0 silicon information. Removed Note from Section 5.1. "Power-On Ramp Rate". • Changed the Table 10 title to "Power Supply Ramp Rate". • Removed table 11. • Updated the title of Section 21.2, "Thermal for Version 2.1.1, 2.1.2, and 2.1.3 Silicon FC-PBGA with Full Lid and Version 3.1.x Silicon with Stamped Lid" to include Thermal Version 2.1.3 and Version 3.1.x Silicon. Corrected the leaded Solder Ball composition in Table 70, "Package Parameters" • Updated Table 87, "Part Numbering Nomenclature," with Version 3.1.x silicon information. • Updated the Min and Max value of TDO in the valid times row of Table 44, "JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>" from 4 and 25 to 2 and 10 respectively . 8 04/2011 Added Section 14.1, "GPOUT/GPIN Electrical Characteristics." • Updated Table 71, "MPC8548E Pinout Listing," Table 72, "MPC8547E Pinout Listing," Table 73, "MPC8545E Pinout Listing," and Table 74, "MPC8543E Pinout Listing," to reflect that the TDO signal is not driven during HRSET\* assertion. • Updated Table 87, "Part Numbering Nomenclature" with Ver. 2.1.3 silicon information. In Table 37, "MII Management AC Timing Specifications, modified the fifth row from "MDC to MDIO 7 09/2010 delay tMDKHDX (16 x tptb\_clk x 8) - 3 - (16 x tptb\_clk x 8) + 3" to "MDC to MDIO delay tMDKHDX $(16 \times tCCB \times 8) - 3 - (16 \times tCCB \times 8) + 3."$ Updated Figure 55, "Mechanical Dimensions and Bottom Surface Nomenclature of the HiCTE FC-CBGA and FC-PBGA with Full Lid and figure notes. 6 12/2009 • In Section 5.1, "Power-On Ramp Rate" added explanation that Power-On Ramp Rate is required to avoid falsely triggering ESD circuitry. In Table 13 changed required ramp rate from 545 V/s for MVREF and VDD/XVDD/SVDD to 3500 V/s for MVREF and 4000 V/s for VDD. • In Table 13 deleted ramp rate requirement for XVDD/SVDD. In Table 13 footnote 1 changed voltage range of concern from 0-400 mV to 20-500mV. In Table 13 added footnote 2 explaining that VDD voltage ramp rate is intended to control ramp rate of AVDD pins. 5 10/2009 • In Table 27, "GMII Receive AC Timing Specifications," changed duty cycle specification from 40/60 to 35/75 for RX CLK duty cycle. Updated tMDKHDX in Table 37, "MII Management AC Timing Specifications." • Added a reference to Revision 2.1.2. • Updated Table 55, "MII Management AC Timing Specifications." Added Section 5.1, "Power-On Ramp Rate."

## Table 88. Document Revision History

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 04/2008 | <ul> <li>Removed 1:1 support on Table 82, "e500 Core to CCB Clock Ratio."</li> <li>Removed MDM from Table 18, "DDR SDRAM Input AC Timing Specifications." MDM is an Output.</li> <li>Figure 57, "PLL Power Supply Filter Circuit with PLAT Pins" (AVDD_PLAT).</li> <li>Figure 58, "PLL Power Supply Filter Circuit with CORE Pins" (AVDD_CORE).</li> <li>Split Figure 59, "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit.") into three figures: the original (now specific for AVDD_PCI/AVDD_LBIU) and two new ones.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1              | 10/2007 | <ul> <li>Adjusted maximum SYSCLK frequency down in Table 5, "SYSCLK AC Timing Specifications" per device erratum GEN-13.</li> <li>Clarified notes to Table 6, "EC_GTX_CLK125 AC Timing Specifications."</li> <li>Added Section 4.4, "PCI/PCL-X Reference Clock Timing."</li> <li>Clarified descriptions and added PCI/PCI-X to Table 9, "PLL Lock Times."</li> <li>Removed support for 266 and 200 Mbps data rates per device erratum GEN-13 in Section 6, "DDR and DDR2 SDRAM."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified the reference clock used in Section 7.2, "DUART AC Electrical Specifications."</li> <li>Corrected V<sub>III</sub>(max) in Table 22, "GMII, MII, RMII, and TBI DC Electrical Characteristics."</li> <li>Corrected V<sub>III</sub>(min) in Table 23, "GMII, MII, RMII, TBI, RGMII, RTBI, and FIFO DC Electrical Characteristics."</li> <li>Removed DC parameters from Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 32, Table 34, and Table 35.</li> <li>Corrected V<sub>III</sub>(min) in Table 36, "MII Management DC Electrical Characteristics."</li> <li>Corrected V<sub>III</sub>(min) in Table 37, "MII Management AC Timing Specifications."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKH2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKH2</sub> in Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled" and Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKL2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKL2</sub> in Table 42, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LUPWAIT signal to Figure 23, "Local Bus Signals (PLL Enabled)" and Figure 24, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LUPWAIT assertion in Figure 26, Figure 27 and Figure 28.</li> <li>Corrected LUPWAIT assertion in Figure 26, Figure 27 and Figure 28.</li> <li>Clarified the PCI refe</li></ul> |
| 0              | 07/2007 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

# Table 88. Document Revision History (continued)