

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 1.0GHz                                                                |
| Co-Processors/DSP               | Signal Processing; SPE                                                |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                      |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (4)                                                   |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8548hxaqg |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Dedicated single data rate SDRAM controller
- Parity support
- Default boot ROM chip select with configurable bus width (8, 16, or 32 bits)
- Four enhanced three-speed Ethernet controllers (eTSECs)
  - Three-speed support (10/100/1000 Mbps)
  - Four controllers designed to comply with IEEE Std. 802.3<sup>®</sup>, 802.3<sup>u</sup>, 802.3<sup>x</sup>, 802.3<sup>z</sup>, 802.3<sup>ac</sup>, and 802.3<sup>ab</sup>
  - Support for various Ethernet physical interfaces:
    - 1000 Mbps full-duplex IEEE 802.3 GMII, IEEE 802.3z TBI, RTBI, and RGMII
    - 10/100 Mbps full and half-duplex IEEE 802.3 MII, IEEE 802.3 RGMII, and RMII
  - Flexible configuration for multiple PHY interface configurations. See Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1Gb Mbps)—GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics," for more information.
  - TCP/IP acceleration and QoS features available
    - IP v4 and IP v6 header recognition on receive
    - IP v4 header checksum verification and generation
    - TCP and UDP checksum verification and generation
    - Per-packet configurable acceleration
    - Recognition of VLAN, stacked (queue in queue) VLAN, IEEE Std 802.2<sup>™</sup>, PPPoE session, MPLS stacks, and ESP/AH IP-security headers
    - Supported in all FIFO modes
  - Quality of service support:
    - Transmission from up to eight physical queues
    - Reception to up to eight physical queues
  - Full- and half-duplex Ethernet support (1000 Mbps supports only full duplex):
    - IEEE 802.3 full-duplex flow control (automatic PAUSE frame generation or software-programmed PAUSE frame generation and recognition)
  - Programmable maximum frame length supports jumbo frames (up to 9.6 Kbytes) and IEEE Std. 802.1<sup>TM</sup> virtual local area network (VLAN) tags and priority
  - VLAN insertion and deletion
    - Per-frame VLAN control word or default VLAN for each eTSEC
    - Extracted VLAN control word passed to software separately
  - Retransmission following a collision
  - CRC generation and verification of inbound/outbound frames
  - Programmable Ethernet preamble insertion and extraction of up to 7 bytes
  - MAC address recognition:
    - Exact match on primary and virtual 48-bit unicast addresses

**Power Characteristics** 

### **Power Characteristics** 3

The estimated typical power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices is shown in the following table.

| CCB Frequency <sup>1</sup> | Core Frequency | SLEEP <sup>2</sup> | Typical-65 <sup>3</sup> | Typical-105 <sup>4</sup> | Maximum <sup>5</sup> | Unit |
|----------------------------|----------------|--------------------|-------------------------|--------------------------|----------------------|------|
| 400                        | 800            | 2.7                | 4.6                     | 7.5                      | 8.1                  | W    |
|                            | 1000           | 2.7                | 5.0                     | 7.9                      | 8.5                  | W    |
|                            | 1200           | 2.7                | 5.4                     | 8.3                      | 8.9                  |      |
| 500                        | 1500           | 11.5               | 13.6                    | 16.5                     | 18.6                 | W    |
| 533                        | 1333           | 6.2                | 7.9                     | 10.8                     | 12.8                 | W    |

# **Table 4. Device Power Dissipation**

Notes:

1. CCB frequency is the SoC platform frequency, which corresponds to the DDR data rate.

2. SLEEP is based on  $V_{DD}$  = 1.1 V,  $T_i$  = 65°C.

3. Typical-65 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 65^{\circ}\text{C}$ , running Dhrystone. 4. Typical-105 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running Dhrystone. 5. Maximum is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running a smoke test.

# 4.5 Platform to FIFO Restrictions

Note the following FIFO maximum speed restrictions based on platform speed.

For FIFO GMII mode:

FIFO TX/RX clock frequency  $\leq$  platform clock frequency/4.2

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency must be no more than 127 MHz.

For FIFO encoded mode:

FIFO TX/RX clock frequency  $\leq$  platform clock frequency/4.2

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency must be no more than 167 MHz.

# 4.6 Platform Frequency Requirements for PCI-Express and Serial RapidIO

The CCB clock frequency must be considered for proper operation of the high-speed PCI-Express and Serial RapidIO interfaces as described below.

For proper PCI Express operation, the CCB clock frequency must be greater than:

See *MPC8548ERM*, *Rev.* 2, *PowerQUICC III Integrated Processor Family Reference Manual*, Section 18.1.3.2, "Link Width," for PCI Express interface width details.

For proper serial RapidIO operation, the CCB clock frequency must be greater than:

 $2 \times (0.80) \times (Serial RapidIO interface frequency) \times (Serial RapidIO link width)$ 

64

See *MPC8548ERM*, *Rev.* 2, *PowerQUICC III Integrated Processor Family Reference Manual*, Section 17.4, "1x/4x LP-Serial Signal Descriptions," for serial RapidIO interface width and frequency details.

# 4.7 Other Input Clocks

For information on the input clocks of other functional blocks of the platform see the specific section of this document.

Table 13 provides the recommended operating conditions for the DDR SDRAM controller when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

| Parameter/Condition                             | Symbol            | Min                      | Max                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 \times GV_{DD}$    | $0.51 \times GV_{DD}$    | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub>   | -50                      | 50                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub>   | -16.2                    | —                        | mA   | —     |
| Output low current ( $V_{OUT} = 0.35 V$ )       | I <sub>OL</sub>   | 16.2                     | —                        | mA   | —     |

| Table 13  | DDR SDRAM   | DC Electrical | Characteristics  | for GV | (tvn) = 2 | 25 V  |
|-----------|-------------|---------------|------------------|--------|-----------|-------|
| Table 15. | DDIX SDIXAM |               | Gilaracteristics |        | (()) – 4  | 1.J V |

### Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm V}_{\rm DD}$  at all times.

2. MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail must track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 14 provides the DDR I/O capacitance when  $GV_{DD}(typ) = 2.5$  V.

### Table 14. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

### Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

### Table 15. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter/Condition                | Symbol             | Min | Max | Unit | Notes |
|------------------------------------|--------------------|-----|-----|------|-------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1     |

### Note:

1. The voltage regulator for  $MV_{REF}$  must be able to supply up to 500  $\mu$ A current.

Figure 4 shows the DDR SDRAM output timing diagram.+



Figure 4. DDR SDRAM Output Timing Diagram

Figure 5 provides the AC test load for the DDR bus.



Figure 5. DDR AC Test Load

Figure 8 shows the GMII transmit AC timing diagram.



Figure 8. GMII Transmit AC Timing Diagram

# 8.2.2.2 GMII Receive AC Timing Specifications

This table provides the GMII receive AC timing specifications.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | _   | 8.0 | _   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 35  | _   | 75  | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0   | _   | —   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>GRXR</sub> 2                 | —   | _   | 1.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>GRXF</sub> 2                 | —   |     | 1.0 | ns   |

### Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

Figure 9 provides the AC test load for eTSEC.



| Table 34. RMII Transmit A | C Timing | Specifications | (continued) |
|---------------------------|----------|----------------|-------------|
|---------------------------|----------|----------------|-------------|

| Parameter/Condition                                      | Symbol <sup>1</sup> | Min | Тур | Мах  | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|------|
| TSEC <i>n_</i> TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub>  | 1.0 |     | 10.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

### Figure 18 shows the RMII transmit AC timing diagram.



Figure 18. RMII Transmit AC Timing Diagram

# 8.2.7.2 RMII Receive AC Timing Specifications

### Table 35. RMII Receive AC Timing Specifications

| Parameter/Condition                                       | Symbol <sup>1</sup> | Min  | Тур  | Max  | Unit |
|-----------------------------------------------------------|---------------------|------|------|------|------|
| TSEC <i>n</i> _TX_CLK clock period                        | t <sub>RMR</sub>    | 15.0 | 20.0 | 25.0 | ns   |
| TSEC <i>n</i> _TX_CLK duty cycle                          | t <sub>RMRH</sub>   | 35   | 50   | 65   | %    |
| TSEC <i>n</i> _TX_CLK peak-to-peak jitter                 | t <sub>RMRJ</sub>   | —    | _    | 250  | ps   |
| Rise time TSEC <i>n</i> _TX_CLK(20%–80%)                  | t <sub>RMRR</sub>   | 1.0  | _    | 2.0  | ns   |
| Fall time TSEC <i>n</i> _TX_CLK (80%–20%)                 | t <sub>RMRF</sub>   | 1.0  | _    | 2.0  | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | t <sub>RMRDV</sub>  | 4.0  | _    | —    | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge  | t <sub>RMRDX</sub>  | 2.0  | _    | —    | ns   |

Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

### Enhanced Three-Speed Ethernet (eTSEC)

Figure 19 provides the AC test load for eTSEC.



Figure 19. eTSEC AC Test Load

Figure 20 shows the RMII receive AC timing diagram.



Figure 20. RMII Receive AC Timing Diagram

# **10.2 Local Bus AC Electrical Specifications**

This table describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V. For information about the frequency range of local bus, see Section 20.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | —   | 2.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                | —   | 2.2 | ns   | 3     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                | —   | 2.3 | ns   | 3     |
| Local bus clock to LALE assertion                                     | t <sub>LBKHOV4</sub>                | —   | 2.3 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKHOX1</sub>                | 0.7 | —   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKHOX2</sub>                | 0.7 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKHOZ1</sub>                | _   | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKHOZ2</sub>                |     | 2.5 | ns   | 5     |

### Table 40. Local Bus Timing Parameters (BV<sub>DD</sub> = 3.3 V)—PLL Enabled

### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.

#### Local Bus



Figure 24. Local Bus Signals (PLL Bypass Mode)

### NOTE

In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of  $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at falling edge of the internal clock with the exception of LGTA/LUPWAIT (which is captured on the rising edge of the internal clock).



Figure 27. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Enabled)

### High-Speed Serial Interfaces (HSSI)







Figure 42. Single-Ended Reference Clock Input DC Requirements

# 16.2.3 Interfacing with Other Differential Signaling Levels

- With on-chip termination to SGND\_SRDSn (xcorevss), the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC-coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

# NOTE

Figure 43 through Figure 46 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the SerDes reference clock receiver requirement provided in this document.

#### **Package Description**

### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 6. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

# **19.3 Pinout Listings**

# NOTE

The DMA\_DACK[0:1] and TEST\_SEL/TEST\_SEL pins must be set to a proper state during POR configuration. See the pinlist table of the individual device for more details.

For MPC8548/47/45, GPIOs are still available on PCI1\_AD[63:32]/PC2\_AD[31:0] pins if they are not used for PCI functionality.

For MPC8545/43, eTSEC does not support 16 bit FIFO mode.

Table 71 provides the pinout listing for the MPC8548E 783 FC-PBGA package.

| Signal                        | Package Pin Number                                                                                                                                                                                     | Pin Type | Power<br>Supply  | Notes    |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------|
|                               | PCI1 and PCI2 (One 64-Bit or Two 32-Bit)                                                                                                                                                               |          |                  |          |
| PCI1_AD[63:32]/PCI2_AD[31:0]  | AB14, AC15, AA15, Y16, W16, AB16, AC16,<br>AA16, AE17, AA18, W18, AC17, AD16, AE16,<br>Y17, AC18, AB18, AA19, AB19, AB21, AA20,<br>AC20, AB20, AB22, AC22, AD21, AB23, AF23,<br>AD23, AE23, AC23, AC24 | I/O      | OV <sub>DD</sub> | 17       |
| PCI1_AD[31:0]                 | AH6, AE7, AF7, AG7, AH7, AF8, AH8, AE9,<br>AH9, AC10, AB10, AD10, AG10, AA10, AH10,<br>AA11, AB12, AE12, AG12, AH12, AB13, AA12,<br>AC13, AE13, Y14, W13, AG13, V14, AH13,<br>AC14, Y15, AB15          | I/O      | OV <sub>DD</sub> | 17       |
| PCI1_C_BE[7:4]/PCI2_C_BE[3:0] | AF15, AD14, AE15, AD15                                                                                                                                                                                 | I/O      | OV <sub>DD</sub> | 17       |
| PCI1_C_BE[3:0]                | AF9, AD11, Y12, Y13                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 17       |
| PCI1_PAR64/PCI2_PAR           | W15                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> |          |
| PCI1_GNT[4:1]                 | AG6, AE6, AF5, AH5                                                                                                                                                                                     | 0        | OV <sub>DD</sub> | 5, 9, 35 |
| PCI1_GNT0                     | AG5                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | —        |
| PCI1_IRDY                     | AF11                                                                                                                                                                                                   | I/O      | OV <sub>DD</sub> | 2        |
| PCI1_PAR                      | AD12                                                                                                                                                                                                   | I/O      | OV <sub>DD</sub> | —        |
| PCI1_PERR                     | AC12                                                                                                                                                                                                   | I/O      | OV <sub>DD</sub> | 2        |
| PCI1_SERR                     | V13                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2, 4     |
| PCI1_STOP                     | W12                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2        |
| PCI1_TRDY                     | AG11                                                                                                                                                                                                   | I/O      | OV <sub>DD</sub> | 2        |

### Table 71. MPC8548E Pinout Listing

| Signal                        | Package Pin Number                        | Pin Type | Power<br>Supply  | Notes          |
|-------------------------------|-------------------------------------------|----------|------------------|----------------|
| Thre                          | e-Speed Ethernet Controller (Gigabit Ethe | rnet 2)  |                  |                |
| TSEC2 RXDI7:01                | P2, R2, N1, N2, P3, M2, M1, N3            |          | LVpp             | _              |
| TSEC2 TXDI7:01                | N9. N10. P8. N7. R9. N5. R8. N6           | 0        | LVpp             | 5. 9. 33       |
| TSEC2 COL                     | P1                                        |          | LVpp             |                |
| TSEC2 CRS                     | R6                                        | I/O      | LVpp             | 20             |
| TSEC2 GTX CLK                 | P6                                        | 0        | LVDD             | _              |
| TSEC2 RX CLK                  | N4                                        |          | LVpp             |                |
| TSEC2 RX DV                   | P5                                        |          | LVpp             | _              |
| TSEC2 RX ER                   | R1                                        |          | LVpp             | _              |
| TSEC2 TX CLK                  | P10                                       |          | LVpp             |                |
| TSEC2 TX EN                   | P7                                        | 0        | LVpp             | 30             |
| TSEC2 TX ER                   | R10                                       | 0        | LVpp             | 5. 9. 33       |
| Thre                          | e-Speed Ethernet Controller (Gigabit Ethe | rnet 3)  | DD               | -, -,          |
| TSEC3 TXD[3:0]                | V8, W10, Y10, W7                          | ,        | TVpp             | 5,9,29         |
| TSEC3_RXD[3:0]                | Y1, W3, W5, W4                            | I        | TV <sub>DD</sub> |                |
| TSEC3_GTX_CLK                 | W8                                        | 0        | TV <sub>DD</sub> |                |
| TSEC3_RX_CLK                  | W2                                        | I        | TV <sub>DD</sub> |                |
| TSEC3_RX_DV                   | W1                                        | I        | TV <sub>DD</sub> |                |
| TSEC3_RX_ER                   | Y2                                        | I        | TV <sub>DD</sub> |                |
| TSEC3_TX_CLK                  | V10                                       |          | TV <sub>DD</sub> | _              |
| TSEC3_TX_EN                   | V9                                        | 0        | TV <sub>DD</sub> | 30             |
| Thre                          | e-Speed Ethernet Controller (Gigabit Ethe | rnet 4)  |                  |                |
| TSEC4_TXD[3:0]/TSEC3_TXD[7:4] | AB8, Y7, AA7, Y8                          | 0        | TV <sub>DD</sub> | 1, 5, 9,<br>29 |
| TSEC4_RXD[3:0]/TSEC3_RXD[7:4] | AA1, Y3, AA2, AA4                         | I        | TV <sub>DD</sub> | 1              |
| TSEC4_GTX_CLK                 | AA5                                       | 0        | TV <sub>DD</sub> | —              |
| TSEC4_RX_CLK/TSEC3_COL        | Y5                                        | I        | TV <sub>DD</sub> | 1              |
| TSEC4_RX_DV/TSEC3_CRS         | AA3                                       | I/O      | TV <sub>DD</sub> | 1, 31          |
| TSEC4_TX_EN/TSEC3_TX_ER       | AB6                                       | 0        | TV <sub>DD</sub> | 1, 30          |
| <b>i</b>                      | DUART                                     |          |                  |                |
| UART_CTS[0:1]                 | AB3, AC5                                  | I        | OV <sub>DD</sub> | —              |
| UART_RTS[0:1]                 | AC6, AD7                                  | 0        | OV <sub>DD</sub> | —              |
| UART_SIN[0:1]                 | AB5, AC7                                  | I        | OV <sub>DD</sub> | —              |
| UART_SOUT[0:1]                | AB7, AD8                                  | 0        | OV <sub>DD</sub> | _              |

## Table 71. MPC8548E Pinout Listing (continued)

Package Description

| Signal           | Package Pin Number                                                                                                                                                | Pin Type                                                          | Power<br>Supply  | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------|-------|
| LV <sub>DD</sub> | N8, R7, T9, U6                                                                                                                                                    | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)                 | LV <sub>DD</sub> | _     |
| TV <sub>DD</sub> | W9, Y6                                                                                                                                                            | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)                 | TV <sub>DD</sub> | -     |
| GV <sub>DD</sub> | B3, B11, C7, C9, C14, C17, D4, D6, D10, D15,<br>E2, E8, E11, E18, F5, F12, F16, G3, G7, G9,<br>G11, H5, H12, H15, H17, J10, K3, K12, K16,<br>K18, L6, M4, M8, M13 | Power for<br>DDR1 and<br>DDR2 DRAM<br>I/O voltage<br>(1.8 V, 2.5) | GV <sub>DD</sub> | _     |
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)                   | ΒV <sub>DD</sub> | -     |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19                                 | Power for core<br>(1.1 V)                                         | V <sub>DD</sub>  | -     |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                                                               | Core Power<br>for SerDes<br>transceivers<br>(1.1 V)               | SV <sub>DD</sub> | _     |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                                                               | Pad Power for<br>SerDes<br>transceivers<br>(1.1 V)                | XV <sub>DD</sub> | _     |
| AVDD_LBIU        | J28                                                                                                                                                               | Power for local<br>bus PLL<br>(1.1 V)                             | _                | 26    |
| AVDD_PCI1        | AH21                                                                                                                                                              | Power for<br>PCI1 PLL<br>(1.1 V)                                  | _                | 26    |
| AVDD_PCI2        | AH22                                                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                                  | _                | 26    |
| AVDD_CORE        | AH15                                                                                                                                                              | Power for<br>e500 PLL (1.1<br>V)                                  | _                | 26    |
| AVDD_PLAT        | AH19                                                                                                                                                              | Powerfor CCB<br>PLL (1.1 V)                                       | —                | 26    |
| AVDD_SRDS        | U25                                                                                                                                                               | Power for<br>SRDSPLL<br>(1.1 V)                                   | —                | 26    |
| SENSEVDD         | M14                                                                                                                                                               | 0                                                                 | V <sub>DD</sub>  | 13    |

## Table 71. MPC8548E Pinout Listing (continued)

Package Description

| Signal                 | Package Pin Number                     | Pin Type | Power<br>Supply  | Notes           |
|------------------------|----------------------------------------|----------|------------------|-----------------|
| Reserved               | U20, V22, W20, Y22                     | _        | —                | 15              |
| Reserved               | U21, V23, W21, Y23                     | —        | —                | 15              |
| SD_PLL_TPD             | U28                                    | 0        | XV <sub>DD</sub> | 24              |
| SD_REF_CLK             | T28                                    | I        | XV <sub>DD</sub> | —               |
| SD_REF_CLK             | T27                                    | I        | XV <sub>DD</sub> | —               |
| Reserved               | AC1, AC3                               | —        | —                | 2               |
| Reserved               | M26, V28                               | —        | —                | 32              |
| Reserved               | M25, V27                               | —        | —                | 34              |
| Reserved               | M20, M21, T22, T23                     | —        | —                | 38              |
|                        | General-Purpose Output                 |          |                  |                 |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23 | 0        | BV <sub>DD</sub> | —               |
|                        | System Control                         |          |                  |                 |
| HRESET                 | AG17                                   | I        | OV <sub>DD</sub> | —               |
| HRESET_REQ             | AG16                                   | 0        | OV <sub>DD</sub> | 29              |
| SRESET                 | AG20                                   | I        | OV <sub>DD</sub> | —               |
| CKSTP_IN               | AA9                                    | I        | OV <sub>DD</sub> | —               |
| CKSTP_OUT              | AA8                                    | 0        | OV <sub>DD</sub> | 2, 4            |
|                        | Debug                                  |          |                  |                 |
| TRIG_IN                | AB2                                    | I        | OV <sub>DD</sub> | —               |
| TRIG_OUT/READY/QUIESCE | AB1                                    | 0        | OV <sub>DD</sub> | 6, 9,<br>19, 29 |
| MSRCID[0:1]            | AE4, AG2                               | 0        | OV <sub>DD</sub> | 5, 6, 9         |
| MSRCID[2:4]            | AF3, AF1, AF2                          | 0        | OV <sub>DD</sub> | 6, 19,<br>29    |
| MDVAL                  | AE5                                    | 0        | OV <sub>DD</sub> | 6               |
| CLK_OUT                | AE21                                   | 0        | OV <sub>DD</sub> | 11              |
| Clock                  |                                        |          |                  |                 |
| RTC                    | AF16                                   | I        | OV <sub>DD</sub> | —               |
| SYSCLK                 | AH17                                   | I        | OV <sub>DD</sub> | —               |
| JTAG                   |                                        |          |                  |                 |
| тск                    | AG28                                   | I        | OV <sub>DD</sub> | —               |
| TDI                    | AH28                                   | Ι        | OV <sub>DD</sub> | 12              |
| TDO                    | AF28                                   | 0        | OV <sub>DD</sub> | _               |
| TMS                    | AH27                                   | I        | OV <sub>DD</sub> | 12              |
| TRST                   | AH23                                   | Ι        | OV <sub>DD</sub> | 12              |

| Signal             | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes     |
|--------------------|------------------------------------------------|----------|------------------|-----------|
| LSYNC_IN           | F27                                            | I        | BV <sub>DD</sub> | —         |
| LSYNC_OUT          | F28                                            | 0        | BV <sub>DD</sub> | —         |
|                    | DMA                                            |          | I                |           |
| DMA_DACK[0:1]      | AD3, AE1                                       | 0        | OV <sub>DD</sub> | 5, 9, 108 |
| DMA_DREQ[0:1]      | AD4, AE2                                       | I        | OV <sub>DD</sub> | —         |
| DMA_DDONE[0:1]     | AD2, AD1                                       | 0        | OV <sub>DD</sub> | —         |
|                    | Programmable Interrupt Controller              |          | I                |           |
| UDE                | AH16                                           | I        | OV <sub>DD</sub> | _         |
| MCP                | AG19                                           | I        | OV <sub>DD</sub> | —         |
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | Ι        | OV <sub>DD</sub> | —         |
| IRQ[8]             | AF19                                           | I        | OV <sub>DD</sub> | —         |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I        | OV <sub>DD</sub> | 1         |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O      | OV <sub>DD</sub> | 1         |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O      | OV <sub>DD</sub> | 1         |
| IRQ_OUT            | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4      |
|                    | Ethernet Management Interface                  |          |                  |           |
| EC_MDC             | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9      |
| EC_MDIO            | AC8                                            | I/O      | OV <sub>DD</sub> | —         |
|                    | Gigabit Reference Clock                        |          |                  |           |
| EC_GTX_CLK125      | V11                                            | I        | LV <sub>DD</sub> | —         |
|                    | Three-Speed Ethernet Controller (Gigabit Ether | rnet 1)  |                  |           |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —         |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9      |
| TSEC1_COL          | R4                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_CRS          | V5                                             | I/O      | LV <sub>DD</sub> | 20        |
| TSEC1_GTX_CLK      | U7                                             | 0        | LV <sub>DD</sub> | —         |
| TSEC1_RX_CLK       | U3                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_RX_DV        | V2                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_RX_ER        | T1                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_TX_CLK       | Т6                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_TX_EN        | U9                                             | 0        | LV <sub>DD</sub> | 30        |
| TSEC1_TX_ER        | Τ7                                             | 0        | LV <sub>DD</sub> |           |
| GPIN[0:7]          | P2, R2, N1, N2, P3, M2, M1, N3                 | I        | LV <sub>DD</sub> | 103       |

| Signal                | Package Pin Number                      | Pin Type    | Power<br>Supply  | Notes    |
|-----------------------|-----------------------------------------|-------------|------------------|----------|
| GPOUT[0:5]            | N9, N10, P8, N7, R9, N5                 | 0           | LV <sub>DD</sub> | —        |
| cfg_dram_type0/GPOUT6 | R8                                      | 0           | LV <sub>DD</sub> | 5, 9     |
| GPOUT7                | N6                                      | 0           | LV <sub>DD</sub> | —        |
| Reserved              | P1                                      |             | _                | 104      |
| Reserved              | R6                                      | —           | —                | 104      |
| Reserved              | P6                                      |             | _                | 15       |
| Reserved              | N4                                      | —           | —                | 105      |
| FIFO1_RXC2            | P5                                      | I           | LV <sub>DD</sub> | 104      |
| Reserved              | R1                                      | —           | —                | 104      |
| Reserved              | P10                                     | —           | _                | 105      |
| FIFO1_TXC2            | P7                                      | 0           | LV <sub>DD</sub> | 15       |
| cfg_dram_type1        | R10                                     | 0           | LV <sub>DD</sub> | 5, 9     |
| Thr                   | ee-Speed Ethernet Controller (Gigabit I | Ethernet 3) |                  |          |
| TSEC3_TXD[3:0]        | V8, W10, Y10, W7                        | 0           | TV <sub>DD</sub> | 5, 9, 29 |
| TSEC3_RXD[3:0]        | Y1, W3, W5, W4                          | I           | TV <sub>DD</sub> | _        |
| TSEC3_GTX_CLK         | W8                                      | 0           | TV <sub>DD</sub> | _        |
| TSEC3_RX_CLK          | W2                                      | I           | TV <sub>DD</sub> | _        |
| TSEC3_RX_DV           | W1                                      | I           | TV <sub>DD</sub> | _        |
| TSEC3_RX_ER           | Y2                                      | I           | TV <sub>DD</sub> | _        |
| TSEC3_TX_CLK          | V10                                     | I           | TV <sub>DD</sub> | —        |
| TSEC3_TX_EN           | V9                                      | 0           | TV <sub>DD</sub> | 30       |
| TSEC3_TXD[7:4]        | AB8, Y7, AA7, Y8                        | 0           | TV <sub>DD</sub> | 5, 9, 29 |
| TSEC3_RXD[7:4]        | AA1, Y3, AA2, AA4                       | I           | TV <sub>DD</sub> | _        |
| Reserved              | AA5                                     | —           | _                | 15       |
| TSEC3_COL             | Y5                                      | I           | TV <sub>DD</sub> | —        |
| TSEC3_CRS             | AA3                                     | I/O         | TV <sub>DD</sub> | 31       |
| TSEC3_TX_ER           | AB6                                     | 0           | TV <sub>DD</sub> | —        |
|                       | DUART                                   | 1           |                  |          |
| UART_CTS[0:1]         | AB3, AC5                                | I           | OV <sub>DD</sub> | _        |
| UART_RTS[0:1]         | AC6, AD7                                | 0           | OV <sub>DD</sub> | —        |
| UART_SIN[0:1]         | AB5, AC7                                | I           | OV <sub>DD</sub> | _        |
| UART_SOUT[0:1]        | AB7, AD8                                | 0           | OV <sub>DD</sub> | —        |
|                       | I <sup>2</sup> C interface              | I           |                  |          |
| IIC1_SCL              | AG22                                    | I/O         | OV <sub>DD</sub> | 4, 27    |

## Table 74. MPC8543E Pinout Listing (continued)

| Signal                 | Package Pin Number                       | Pin Type | Power<br>Supply  | Notes           |
|------------------------|------------------------------------------|----------|------------------|-----------------|
| IIC1_SDA               | AG21                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
| IIC2_SCL               | AG15                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
| IIC2_SDA               | AG14                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
|                        | SerDes                                   |          |                  |                 |
| SD_RX[0:7]             | M28, N26, P28, R26, W26, Y28, AA26, AB28 | I        | XV <sub>DD</sub> | —               |
| SD_RX[0:7]             | M27, N25, P27, R25, W25, Y27, AA25, AB27 | I        | XV <sub>DD</sub> | —               |
| SD_TX[0:7]             | M22, N20, P22, R20, U20, V22, W20, Y22   | 0        | XV <sub>DD</sub> | —               |
| SD_TX[0:7]             | M23, N21, P23, R21, U21, V23, W21, Y23   | 0        | XV <sub>DD</sub> | —               |
| SD_PLL_TPD             | U28                                      | 0        | XV <sub>DD</sub> | 24              |
| SD_REF_CLK             | T28                                      | I        | XV <sub>DD</sub> | —               |
| SD_REF_CLK             | T27                                      | I        | XV <sub>DD</sub> | —               |
| Reserved               | AC1, AC3                                 |          | _                | 2               |
| Reserved               | M26, V28                                 | _        | _                | 32              |
| Reserved               | M25, V27                                 | _        | _                | 34              |
| Reserved               | M20, M21, T22, T23                       |          | _                | 38              |
|                        | General-Purpose Output                   |          |                  |                 |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23   | 0        | BV <sub>DD</sub> | —               |
|                        | System Control                           |          |                  |                 |
| HRESET                 | AG17                                     | I        | OV <sub>DD</sub> | —               |
| HRESET_REQ             | AG16                                     | 0        | OV <sub>DD</sub> | 29              |
| SRESET                 | AG20                                     | I        | OV <sub>DD</sub> | —               |
| CKSTP_IN               | AA9                                      | I        | OV <sub>DD</sub> | —               |
| CKSTP_OUT              | AA8                                      | 0        | OV <sub>DD</sub> | 2, 4            |
| Debug                  |                                          |          |                  |                 |
| TRIG_IN                | AB2                                      | I        | OV <sub>DD</sub> | —               |
| TRIG_OUT/READY/QUIESCE | AB1                                      | 0        | OV <sub>DD</sub> | 6, 9, 19,<br>29 |
| MSRCID[0:1]            | AE4, AG2                                 | 0        | OV <sub>DD</sub> | 5, 6, 9         |
| MSRCID[2:4]            | AF3, AF1, AF2                            | 0        | OV <sub>DD</sub> | 6, 19, 29       |
| MDVAL                  | AE5                                      | 0        | OV <sub>DD</sub> | 6               |
| CLK_OUT                | AE21                                     | 0        | OV <sub>DD</sub> | 11              |
| Clock                  |                                          |          |                  |                 |
| RTC                    | AF16                                     | I        | OV <sub>DD</sub> | —               |
| SYSCLK                 | AH17                                     | I        | OV <sub>DD</sub> |                 |