

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

ĿХF

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 800MHz                                                     |
| Co-Processors/DSP               | Signal Processing; SPE                                     |
| RAM Controllers                 | DDR, DDR2, SDRAM                                           |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10/100/1000Mbps (4)                                        |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                           |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | -                                                          |
| Package / Case                  | 783-BBGA, FCBGA                                            |
| Supplier Device Package         | 783-FCBGA (29x29)                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8543pxangb |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Overview

- Memory prefetching of PCI read accesses
- Supports posting of processor-to-PCI and PCI-to-memory writes
- PCI 3.3-V compatible
- Selectable hardware-enforced coherency
- Serial RapidIO<sup>™</sup> interface unit
  - Supports RapidIO<sup>™</sup> Interconnect Specification, Revision 1.2
  - Both  $1 \times$  and  $4 \times$  LP-serial link interfaces
  - Long- and short-haul electricals with selectable pre-compensation
  - Transmission rates of 1.25, 2.5, and 3.125 Gbaud (data rates of 1.0, 2.0, and 2.5 Gbps) per lane
  - Auto detection of 1- and 4-mode operation during port initialization
  - Link initialization and synchronization
  - Large and small size transport information field support selectable at initialization time
  - 34-bit addressing
  - Up to 256 bytes data payload
  - All transaction flows and priorities
  - Atomic set/clr/inc/dec for read-modify-write operations
  - Generation of IO\_READ\_HOME and FLUSH with data for accessing cache-coherent data at a remote memory system
  - Receiver-controlled flow control
  - Error detection, recovery, and time-out for packets and control symbols as required by the RapidIO specification
  - Register and register bit extensions as described in part VIII (Error Management) of the RapidIO specification
  - Hardware recovery only
  - Register support is not required for software-mediated error recovery.
  - Accept-all mode of operation for fail-over support
  - Support for RapidIO error injection
  - Internal LP-serial and application interface-level loopback modes
  - Memory and PHY BIST for at-speed production test
- RapidIO-compatible message unit
  - 4 Kbytes of payload per message
  - Up to sixteen 256-byte segments per message
  - Two inbound data message structures within the inbox
  - Capable of receiving three letters at any mailbox
  - Two outbound data message structures within the outbox
  - Capable of sending three letters simultaneously
  - Single segment multicast to up to 32 devIDs
  - Chaining and direct modes in the outbox

**Power Characteristics** 

### **Power Characteristics** 3

The estimated typical power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices is shown in the following table.

| CCB Frequency <sup>1</sup> | Core Frequency | SLEEP <sup>2</sup> | Typical-65 <sup>3</sup> Typical-105 <sup>4</sup> |      | Maximum <sup>5</sup> | Unit |
|----------------------------|----------------|--------------------|--------------------------------------------------|------|----------------------|------|
| 400                        | 800            | 2.7                | 4.6                                              | 7.5  | 8.1                  | W    |
|                            | 1000           | 2.7                | 5.0                                              | 7.9  | 8.5                  | W    |
|                            | 1200           | 2.7                | 5.4                                              | 8.3  | 8.9                  |      |
| 500                        | 1500           | 11.5               | 13.6                                             | 16.5 | 18.6                 | W    |
| 533                        | 1333           | 6.2                | 7.9                                              | 10.8 | 12.8                 | W    |

### **Table 4. Device Power Dissipation**

Notes:

1. CCB frequency is the SoC platform frequency, which corresponds to the DDR data rate.

2. SLEEP is based on  $V_{DD}$  = 1.1 V,  $T_i$  = 65°C.

3. Typical-65 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 65^{\circ}\text{C}$ , running Dhrystone. 4. Typical-105 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running Dhrystone. 5. Maximum is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running a smoke test.

# 8 Enhanced Three-Speed Ethernet (eTSEC)

This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller. The electrical characteristics for MDIO and MDC are specified in Section 9, "Ethernet Management Interface Electrical Characteristics."

## 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1Gb Mbps)—GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics

The electrical characteristics specified here apply to all gigabit media independent interface (GMII), media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), and reduced media independent interface (RMII) signals except management data input/output (MDIO) and management data clock (MDC). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII, MII, and TBI interfaces can be operated at 3.3 or 2.5 V. The GMII, MII, or TBI interface timing is compliant with the IEEE 802.3. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3* (12/10/2000). The RMII interface follows the *RMII Consortium RMII Specification Version 1.2* (3/20/1998). The electrical characteristics for MDIO and MDC are specified in Section 9, "Ethernet Management Interface Electrical Characteristics."

## 8.1.1 eTSEC DC Electrical Characteristics

All GMII, MII, TBI, RGMII, RMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 22 and Table 23. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter                                                            | Symbol                               | Min  | Мах                     | Unit | Notes   |
|----------------------------------------------------------------------|--------------------------------------|------|-------------------------|------|---------|
| Supply voltage 3.3 V                                                 | LV <sub>DD</sub><br>TV <sub>DD</sub> | 3.13 | 3.47                    | V    | 1, 2    |
| Output high voltage ( $LV_{DD}/TV_{DD} = min$ , $I_{OH} = -4.0 mA$ ) | V <sub>OH</sub>                      | 2.40 | $LV_{DD}/TV_{DD} + 0.3$ | V    | _       |
| Output low voltage ( $LV_{DD}/TV_{DD} = min$ , $I_{OL} = 4.0 mA$ )   | V <sub>OL</sub>                      | GND  | 0.50                    | V    | _       |
| Input high voltage                                                   | V <sub>IH</sub>                      | 2.0  | $LV_{DD}/TV_{DD} + 0.3$ | V    | —       |
| Input low voltage                                                    | V <sub>IL</sub>                      | -0.3 | 0.90                    | V    | —       |
| Input high current ( $V_{IN} = LV_{DD}$ , $V_{IN} = TV_{DD}$ )       | I <sub>IH</sub>                      | —    | 40                      | μA   | 1, 2, 3 |
| Input low current (V <sub>IN</sub> = GND)                            | IIL                                  | -600 | —                       | μA   |         |

| Table 22 GMI      |                | and TRI DC Electrical Characteristics    |
|-------------------|----------------|------------------------------------------|
| Table ZZ. Givili, | , 1911, RIVIII | I, and TBI DC Electrical Characteristics |

Notes:

1.  $LV_{DD}$  supports eTSECs 1 and 2.

2.  $\mathsf{TV}_\mathsf{DD}$  supports eTSECs 3 and 4.

3. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2.

Figure 8 shows the GMII transmit AC timing diagram.



Figure 8. GMII Transmit AC Timing Diagram

### 8.2.2.2 GMII Receive AC Timing Specifications

This table provides the GMII receive AC timing specifications.

| Table 27. GMII Receive AC | Timing Specifications |
|---------------------------|-----------------------|
|---------------------------|-----------------------|

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | —   | 8.0 | —   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 35  | _   | 75  | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0   | _   | —   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>GRXR</sub> 2                 | —   | _   | 1.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>GRXF</sub> 2                 |     |     | 1.0 | ns   |

### Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

Figure 9 provides the AC test load for eTSEC.



#### Enhanced Three-Speed Ethernet (eTSEC)

Figure 13 shows the MII receive AC timing diagram.



Figure 13. MII Receive AC Timing Diagram

## 8.2.4 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

## 8.2.4.1 TBI Transmit AC Timing Specifications

This table provides the TBI transmit AC timing specifications.

| Parameter/Condition                        | Symbol <sup>1</sup>            | Min | Тур | Мах | Unit |
|--------------------------------------------|--------------------------------|-----|-----|-----|------|
| TCG[9:0] setup time GTX_CLK going high     | t <sub>TTKHDV</sub>            | 2.0 | _   | —   | ns   |
| TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub>            | 1.0 | _   | —   | ns   |
| GTX_CLK rise (20%–80%)                     | t <sub>TTXR</sub> <sup>2</sup> | _   | _   | 1.0 | ns   |
| GTX_CLK fall time (80%–20%)                | t <sub>TTXF</sub> <sup>2</sup> | _   | _   | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Guaranteed by design.

| Parameter                                                             | Symbol <sup>1</sup>  | Min  | Max  | Unit | Notes |
|-----------------------------------------------------------------------|----------------------|------|------|------|-------|
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKL2</sub> | -1.3 |      | ns   | 4, 5  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>  | 1.5  |      | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKLOV1</sub> | _    | -0.3 | ns   |       |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKLOV2</sub> | _    | -0.1 | ns   | 4     |
| Local bus clock to address valid for LAD                              | t <sub>LBKLOV3</sub> | _    | 0    | ns   | 4     |
| Local bus clock to LALE assertion                                     | t <sub>LBKLOV4</sub> | _    | 0    | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKLOX1</sub> | -3.7 |      | ns   | 4     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKLOX2</sub> | -3.7 |      | ns   | 4     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKLOZ1</sub> | _    | 0.2  | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKLOZ2</sub> | _    | 0.2  | ns   | 7     |

### Table 42. Local Bus Timing Parameters—PLL Bypassed (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

 All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>LBKHKT</sub>.

 Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.

4. All signals are measured from  $BV_{DD}/2$  of the rising edge of local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.

5. Input timings are measured at the pin.

6. The value of t<sub>LBOTOT</sub> is the measurement of the minimum time between the negation of LALE and any change in LAD.

7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

#### Local Bus



Figure 28. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Bypass Mode)



Figure 34 shows the AC timing diagram for the  $I^2C$  bus.



Figure 34. I<sup>2</sup>C Bus AC Timing Diagram

### PCI/PCI-X

Figure 36 shows the PCI/PCI-X input AC timing conditions.



Figure 36. PCI/PCI-X Input AC Timing Measurement Conditions

Figure 37 shows the PCI/PCI-X output AC timing conditions.





Table 53 provides the PCI-X AC timing specifications at 66 MHz.

| Table 53. PCI-X AC Timing | <b>Specifications at 66 MHz</b> |
|---------------------------|---------------------------------|
|---------------------------|---------------------------------|

| Parameter                                         | Symbol              | Min | Max | Unit   | Notes         |
|---------------------------------------------------|---------------------|-----|-----|--------|---------------|
| SYSCLK to signal valid delay                      | <sup>t</sup> PCKHOV | —   | 3.8 | ns     | 1, 2, 3, 7, 8 |
| Output hold from SYSCLK                           | t <sub>РСКНОХ</sub> | 0.7 | —   | ns     | 1, 10         |
| SYSCLK to output high impedance                   | t <sub>PCKHOZ</sub> | —   | 7   | ns     | 1, 4, 8, 11   |
| Input setup time to SYSCLK                        | t <sub>PCIVKH</sub> | 1.7 | —   | ns     | 3, 5          |
| Input hold time from SYSCLK                       | t <sub>PCIXKH</sub> | 0.5 | —   | ns     | 10            |
| REQ64 to HRESET setup time                        | t <sub>PCRVRH</sub> | 10  | —   | clocks | 11            |
| HRESET to REQ64 hold time                         | t <sub>PCRHRX</sub> | 0   | 50  | ns     | 11            |
| HRESET high to first FRAME assertion              | t <sub>PCRHFV</sub> | 10  | —   | clocks | 9, 11         |
| PCI-X initialization pattern to HRESET setup time | <sup>t</sup> PCIVRH | 10  | —   | clocks | 11            |

### Table 53. PCI-X AC Timing Specifications at 66 MHz (continued)

| Parameter                                        | Symbol              | Min | Max | Unit | Notes |
|--------------------------------------------------|---------------------|-----|-----|------|-------|
| HRESET to PCI-X initialization pattern hold time | t <sub>PCRHIX</sub> | 0   | 50  | ns   | 6, 11 |

Notes:

- 1. See the timing measurement conditions in the PCI-X 1.0a Specification.
- 2. Minimum times are measured at the package pin (not the test point). Maximum times are measured with the test point and load circuit.
- 3. Setup time for point-to-point signals applies to REQ and GNT only. All other signals are bused.
- 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time.
- 6. Maximum value is also limited by delay to the first transaction (time for HRESET high to first configuration access, t<sub>PCRHFV</sub>). The PCI-X initialization pattern control signals after the rising edge of HRESET must be negated no later than two clocks before the first FRAME and must be floated no later than one clock before FRAME is asserted.
- 7. A PCI-X device is permitted to have the minimum values shown for t<sub>PCKHOV</sub> and t<sub>CYC</sub> only in PCI-X mode. In conventional mode, the device must meet the requirements specified in PCI 2.2 for the appropriate clock frequency.
- 8. Device must meet this specification independent of how many outputs switch simultaneously.

9. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI-X 1.0a Specification.

10.Guaranteed by characterization.

11.Guaranteed by design.

This table provides the PCI-X AC timing specifications at 133 MHz. Note that the maximum PCI-X frequency in synchronous mode is 110 MHz.

| Parameter                                         | Symbol              | Min | Max | Unit   | Notes         |
|---------------------------------------------------|---------------------|-----|-----|--------|---------------|
| SYSCLK to signal valid delay                      | <sup>t</sup> PCKHOV | _   | 3.8 | ns     | 1, 2, 3, 7, 8 |
| Output hold from SYSCLK                           | t <sub>PCKHOX</sub> | 0.7 | _   | ns     | 1, 11         |
| SYSCLK to output high impedance                   | t <sub>PCKHOZ</sub> |     | 7   | ns     | 1, 4, 8, 12   |
| Input setup time to SYSCLK                        | t <sub>PCIVKH</sub> | 1.2 | _   | ns     | 3, 5, 9, 11   |
| Input hold time from SYSCLK                       | t <sub>PCIXKH</sub> | 0.5 |     | ns     | 11            |
| REQ64 to HRESET setup time                        | t <sub>PCRVRH</sub> | 10  |     | clocks | 12            |
| HRESET to REQ64 hold time                         | t <sub>PCRHRX</sub> | 0   | 50  | ns     | 12            |
| HRESET high to first FRAME assertion              | t <sub>PCRHFV</sub> | 10  | _   | clocks | 10, 12        |
| PCI-X initialization pattern to HRESET setup time | <sup>t</sup> PCIVRH | 10  |     | clocks | 12            |

### Table 54. PCI-X AC Timing Specifications at 133 MHz

#### High-Speed Serial Interfaces (HSSI)

- The input amplitude of the differential clock must be between 400 and 1600 mV differential peak-peak (or between 200 and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC- or AC-coupled connection.
- For external DC-coupled connection, as described in Section 16.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 and 400 mV. Figure 40 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDSn. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDSn). Figure 41 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- Single-ended mode
  - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 and 800 mV peak-to-peak (from  $V_{min}$  to  $V_{max}$ ) with SD\_REF\_CLK either left unconnected or tied to ground.
  - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 42 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DCor AC-coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 40. Differential Reference Clock Input DC Requirements (External DC-Coupled)

## 16.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected must provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver must be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

The detailed AC requirements of the SerDes reference clocks are defined by each interface protocol based on application usage. See the following sections for detailed information:

- Section 17.2, "AC Requirements for PCI Express SerDes Clocks"
- Section 18.2, "AC Requirements for Serial RapidIO SD\_REF\_CLK and SD\_REF\_CLK"

## 16.2.4.1 Spread Spectrum Clock

SD\_REF\_CLK/SD\_REF\_CLK are designed to work with a spread spectrum clock (+0% to -0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation must be used.

## 16.3 SerDes Transmitter and Receiver Reference Circuits

Figure 47 shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 47. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO, or SGMII) in this document based on the application usage:

- Section 17, "PCI Express"
- Section 18, "Serial RapidIO"

Note that external an AC coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in the specification of each protocol section.

### Serial RapidIO

| Characteristic              | Symbol              | Range |      | Unit   | Notes                                                                      |
|-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------|
| Characteristic              | Symbol              | Min   | Max  | Unit   | notes                                                                      |
| Output voltage              | Vo                  | -0.40 | 2.30 | V      | Voltage relative to COMMON of either signal comprising a differential pair |
| Differential output voltage | V <sub>DIFFPP</sub> | 800   | 1600 | mVp-p  | —                                                                          |
| Deterministic jitter        | J <sub>D</sub>      | —     | 0.17 | UI p-p | —                                                                          |
| Total jitter                | J <sub>T</sub>      | —     | 0.35 | UI p-p | —                                                                          |
| Multiple output skew        | S <sub>MO</sub>     | _     | 1000 | ps     | Skew at the transmitter output between lanes of a multilane link           |
| Unit interval               | UI                  | 400   | 400  | ps     | ±100 ppm                                                                   |

Table 63. Long Run Transmitter AC Timing Specifications—2.5 GBaud

### Table 64. Long Run Transmitter AC Timing Specifications—3.125 GBaud

| Characteristic              | Symbol              | Range |      | Unit   | Notes                                                                      |
|-----------------------------|---------------------|-------|------|--------|----------------------------------------------------------------------------|
| Characteristic              | Symbol              | Min   | Max  | Onic   | NULES                                                                      |
| Output voltage              | Vo                  | -0.40 | 2.30 | V      | Voltage relative to COMMON of either signal comprising a differential pair |
| Differential output voltage | V <sub>DIFFPP</sub> | 800   | 1600 | mVp-p  | —                                                                          |
| Deterministic jitter        | J <sub>D</sub>      | —     | 0.17 | UI p-p | —                                                                          |
| Total jitter                | J <sub>T</sub>      | —     | 0.35 | UI p-p | —                                                                          |
| Multiple output skew        | S <sub>MO</sub>     | —     | 1000 | ps     | Skew at the transmitter output between lanes of a multilane link           |
| Unit interval               | UI                  | 320   | 320  | ps     | ±100 ppm                                                                   |

For each baud rate at which an LP-serial transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the transmitter output compliance mask shown in Figure 52 with the parameters specified in Table 65 when measured at the output pins of the device and the device is driving a  $100-\Omega \pm 5\%$  differential resistive load. The output eye pattern of an LP-serial

### Serial RapidIO

transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the transmitter output compliance mask when pre-emphasis is disabled or minimized.



Figure 52. Transmitter Output Compliance Mask

| Transmitter Type        | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) |
|-------------------------|----------------------------|----------------------------|--------|--------|
| 1.25 GBaud short range  | 250                        | 500                        | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                        | 800                        | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                        | 500                        | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                        | 800                        | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                        | 500                        | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                        | 800                        | 0.175  | 0.39   |

Table 65. Transmitter Differential Output Eye Diagram Parameters

## 18.7 Receiver Specifications

LP-serial receiver electrical and timing specifications are stated in the text and tables of this section.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to  $(0.8) \times$  (baud frequency). This includes contributions from on-chip circuitry, the chip package, and any off-chip components related to the receiver. AC coupling

| Signal                        | Package Pin Number                       | Pin Type | Power<br>Supply  | Notes          |
|-------------------------------|------------------------------------------|----------|------------------|----------------|
| Three                         | -Speed Ethernet Controller (Gigabit Ethe | ernet 2) |                  |                |
| TSEC2_RXD[7:0]                | P2, R2, N1, N2, P3, M2, M1, N3           | I        | LV <sub>DD</sub> | _              |
| TSEC2_TXD[7:0]                | N9, N10, P8, N7, R9, N5, R8, N6          | 0        | LV <sub>DD</sub> | 5, 9, 33       |
| TSEC2_COL                     | P1                                       | I        | LV <sub>DD</sub> |                |
| TSEC2_CRS                     | R6                                       | I/O      | LV <sub>DD</sub> | 20             |
| TSEC2_GTX_CLK                 | P6                                       | 0        | LV <sub>DD</sub> |                |
| TSEC2_RX_CLK                  | N4                                       | I        | LV <sub>DD</sub> | —              |
| TSEC2_RX_DV                   | P5                                       | I        | LV <sub>DD</sub> | —              |
| TSEC2_RX_ER                   | R1                                       | I        | LV <sub>DD</sub> | —              |
| TSEC2_TX_CLK                  | P10                                      | I        | LV <sub>DD</sub> | —              |
| TSEC2_TX_EN                   | P7                                       | 0        | LV <sub>DD</sub> | 30             |
| TSEC2_TX_ER                   | R10                                      | 0        | LV <sub>DD</sub> | 5, 9, 33       |
| Three                         | -Speed Ethernet Controller (Gigabit Ethe | ernet 3) |                  |                |
| TSEC3_TXD[3:0]                | V8, W10, Y10, W7                         | 0        | TV <sub>DD</sub> | 5, 9, 29       |
| TSEC3_RXD[3:0]                | Y1, W3, W5, W4                           | I        | TV <sub>DD</sub> | —              |
| TSEC3_GTX_CLK                 | W8                                       | 0        | TV <sub>DD</sub> | —              |
| TSEC3_RX_CLK                  | W2                                       | I        | TV <sub>DD</sub> | —              |
| TSEC3_RX_DV                   | W1                                       | I        | TV <sub>DD</sub> | —              |
| TSEC3_RX_ER                   | Y2                                       | I        | TV <sub>DD</sub> | —              |
| TSEC3_TX_CLK                  | V10                                      | I        | TV <sub>DD</sub> | —              |
| TSEC3_TX_EN                   | V9                                       | 0        | TV <sub>DD</sub> | 30             |
| Three                         | -Speed Ethernet Controller (Gigabit Ethe | ernet 4) |                  |                |
| TSEC4_TXD[3:0]/TSEC3_TXD[7:4] | AB8, Y7, AA7, Y8                         | 0        | TV <sub>DD</sub> | 1, 5, 9,<br>29 |
| TSEC4_RXD[3:0]/TSEC3_RXD[7:4] | AA1, Y3, AA2, AA4                        | I        | TV <sub>DD</sub> | 1              |
| TSEC4_GTX_CLK                 | AA5                                      | 0        | TV <sub>DD</sub> | —              |
| TSEC4_RX_CLK/TSEC3_COL        | Y5                                       | I        | TV <sub>DD</sub> | 1              |
| TSEC4_RX_DV/TSEC3_CRS         | AA3                                      | I/O      | TV <sub>DD</sub> | 1, 31          |
| TSEC4_TX_EN/TSEC3_TX_ER       | AB6                                      | 0        | TV <sub>DD</sub> | 1, 30          |
|                               | DUART                                    |          |                  |                |
| UART_CTS[0:1]                 | AB3, AC5                                 | I        | OV <sub>DD</sub> | —              |
| UART_RTS[0:1]                 | AC6, AD7                                 | 0        | OV <sub>DD</sub> | —              |
| UART_SIN[0:1]                 | AB5, AC7                                 | I        | OV <sub>DD</sub> | -              |
| UART_SOUT[0:1]                | AB7, AD8                                 | 0        | OV <sub>DD</sub> | 1 —            |

### Table 71. MPC8548E Pinout Listing (continued)

Package Description

| Signal                 | Package Pin Number                       | Pin Type | Power<br>Supply  | Notes           |
|------------------------|------------------------------------------|----------|------------------|-----------------|
|                        | I <sup>2</sup> C interface               |          |                  |                 |
| IIC1_SCL               | AG22                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
| IIC1_SDA               | AG21                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
| IIC2_SCL               | AG15                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
| IIC2_SDA               | AG14                                     | I/O      | OV <sub>DD</sub> | 4, 27           |
|                        | SerDes                                   |          |                  | •               |
| SD_RX[0:7]             | M28, N26, P28, R26, W26, Y28, AA26, AB28 | I        | XV <sub>DD</sub> | —               |
| SD_RX[0:7]             | M27, N25, P27, R25, W25, Y27, AA25, AB27 | I        | XV <sub>DD</sub> | -               |
| SD_TX[0:7]             | M22, N20, P22, R20, U20, V22, W20, Y22   | 0        | XV <sub>DD</sub> | -               |
| SD_TX[0:7]             | M23, N21, P23, R21, U21, V23, W21, Y23   | 0        | XV <sub>DD</sub> | -               |
| SD_PLL_TPD             | U28                                      | 0        | XV <sub>DD</sub> | 24              |
| SD_REF_CLK             | T28                                      | I        | XV <sub>DD</sub> | 3               |
| SD_REF_CLK             | T27                                      | I        | XV <sub>DD</sub> | 3               |
| Reserved               | AC1, AC3                                 | _        | —                | 2               |
| Reserved               | M26, V28                                 | —        | —                | 32              |
| Reserved               | M25, V27                                 | _        | —                | 34              |
| Reserved               | M20, M21, T22, T23                       | —        | —                | 38              |
|                        | General-Purpose Output                   |          | •                | 1               |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23   | 0        | BV <sub>DD</sub> | _               |
|                        | System Control                           |          | •                | •               |
| HRESET                 | AG17                                     | I        | OV <sub>DD</sub> | —               |
| HRESET_REQ             | AG16                                     | 0        | OV <sub>DD</sub> | 29              |
| SRESET                 | AG20                                     | I        | OV <sub>DD</sub> | —               |
| CKSTP_IN               | AA9                                      | I        | OV <sub>DD</sub> | —               |
| CKSTP_OUT              | AA8                                      | 0        | OV <sub>DD</sub> | 2, 4            |
|                        | Debug                                    |          |                  |                 |
| TRIG_IN                | AB2                                      | I        | OV <sub>DD</sub> | —               |
| TRIG_OUT/READY/QUIESCE | AB1                                      | 0        | OV <sub>DD</sub> | 6, 9,<br>19, 29 |
| MSRCID[0:1]            | AE4, AG2                                 | 0        | OV <sub>DD</sub> | 5, 6, 9         |
| MSRCID[2:4]            | AF3, AF1, AF2                            | 0        | OV <sub>DD</sub> | 6, 19,<br>29    |
| MDVAL                  | AE5                                      | 0        | OV <sub>DD</sub> | 6               |
| CLK_OUT                | AE21                                     | 0        | OV <sub>DD</sub> | 11              |

Package Description

| Signal           | Package Pin Number                                                                                                                | Pin Type                                            | Power<br>Supply  | Notes |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------|-------|
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)     | BV <sub>DD</sub> | _     |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19 | Power for core<br>(1.1 V)                           | V <sub>DD</sub>  | _     |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                               | Core power for<br>SerDes<br>transceivers<br>(1.1 V) | SV <sub>DD</sub> |       |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                               | Pad Power for<br>SerDes<br>transceivers<br>(1.1 V)  | XV <sub>DD</sub> |       |
| AVDD_LBIU        | J28                                                                                                                               | Power for local<br>bus PLL<br>(1.1 V)               | _                | 26    |
| AVDD_PCI1        | AH21                                                                                                                              | Power for<br>PCI1 PLL<br>(1.1 V)                    | _                | 26    |
| AVDD_PCI2        | AH22                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                    | _                | 26    |
| AVDD_CORE        | AH15                                                                                                                              | Power for<br>e500 PLL (1.1<br>V)                    | _                | 26    |
| AVDD_PLAT        | AH19                                                                                                                              | Powerfor CCB<br>PLL (1.1 V)                         |                  | 26    |
| AVDD_SRDS        | U25                                                                                                                               | Power for<br>SRDSPLL<br>(1.1 V)                     | _                | 26    |
| SENSEVDD         | M14                                                                                                                               | 0                                                   | V <sub>DD</sub>  | 13    |
| SENSEVSS         | M16                                                                                                                               | —                                                   |                  | 13    |
|                  | Analog Signals                                                                                                                    |                                                     |                  |       |
| MVREF            | A18                                                                                                                               | I<br>Reference<br>voltage signal<br>for DDR         | MVREF            |       |
| SD_IMP_CAL_RX    | L28                                                                                                                               | I                                                   | 200 Ω to<br>GND  | _     |
| SD_IMP_CAL_TX    | AB26                                                                                                                              | I                                                   | 100 Ω to<br>GND  |       |

### Table 72. MPC8547E Pinout Listing (continued)

Package Description

| Signal           | Package Pin Number                                                                                                                                                | Pin Type                                                            | Power<br>Supply  | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------|-------|
| GV <sub>DD</sub> | B3, B11, C7, C9, C14, C17, D4, D6, D10, D15,<br>E2, E8, E11, E18, F5, F12, F16, G3, G7, G9,<br>G11, H5, H12, H15, H17, J10, K3, K12, K16,<br>K18, L6, M4, M8, M13 | Power for<br>DDR1 and<br>DDR2 DRAM<br>I/O voltage<br>(1.8 V, 2.5 V) | GV <sub>DD</sub> | _     |
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)                     | BV <sub>DD</sub> | -     |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19                                 | Power for core<br>(1.1 V)                                           | V <sub>DD</sub>  | -     |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                                                               | Core power for<br>SerDes<br>transceivers<br>(1.1 V)                 | SV <sub>DD</sub> | -     |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                                                               | Pad power for<br>SerDes<br>transceivers<br>(1.1 V)                  | XV <sub>DD</sub> | -     |
| AVDD_LBIU        | J28                                                                                                                                                               | Power for local<br>bus PLL<br>(1.1 V)                               | _                | 26    |
| AVDD_PCI1        | AH21                                                                                                                                                              | Power for<br>PCI1 PLL<br>(1.1 V)                                    | —                | 26    |
| AVDD_PCI2        | AH22                                                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                                    | _                | 26    |
| AVDD_CORE        | AH15                                                                                                                                                              | Power for<br>e500 PLL (1.1<br>V)                                    | _                | 26    |
| AVDD_PLAT        | AH19                                                                                                                                                              | Powerfor CCB<br>PLL (1.1 V)                                         | —                | 26    |
| AVDD_SRDS        | U25                                                                                                                                                               | Power for<br>SRDSPLL (1.1<br>V)                                     | _                | 26    |
| SENSEVDD         | M14                                                                                                                                                               | 0                                                                   | V <sub>DD</sub>  | 13    |
| SENSEVSS         | M16                                                                                                                                                               | —                                                                   | —                | 13    |
|                  | Analog Signals                                                                                                                                                    |                                                                     |                  |       |
| MVREF            | A18                                                                                                                                                               | I<br>Reference<br>voltage signal<br>for DDR                         | MVREF            |       |

### Table 73. MPC8545E Pinout Listing (continued)

System Design Information

## 22.10 Guidelines for High-Speed Interface Termination

This section provides the guidelines for high-speed interface termination when the SerDes interface is entirely unused and when it is partly unused.

## 22.10.1 SerDes Interface Entirely Unused

If the high-speed SerDes interface is not used at all, the unused pin must be terminated as described in this section.

The following pins must be left unconnected (float):

- SD\_TX[7:0]
- <u>SD\_TX</u>[7:0]
- Reserved pins T22, T23, M20, M21

The following pins must be connected to GND:

- SD\_RX[7:0]
- <u>SD\_RX</u>[7:0]
- SD\_REF\_CLK
- SD\_REF\_CLK

### NOTE

It is recommended to power down the unused lane through SRDSCR1[0:7] register (offset =  $0xE_0F08$ ) (This prevents the oscillations and holds the receiver output in a fixed state.) that maps to SERDES lane 0 to lane 7 accordingly.

Pins V28 and M26 must be tied to  $XV_{DD}$ . Pins V27 and M25 must be tied to GND through a 300- $\Omega$  resistor.

In Rev 2.0 silicon, POR configuration pin cfg\_srds\_en on TSEC4\_TXD[2]/TSEC3\_TXD[6] can be used to power down SerDes block.

## 22.10.2 SerDes Interface Partly Unused

If only part of the high-speed SerDes interface pins are used, the remaining high-speed serial I/O pins must be terminated as described in this section.

The following pins must be left unconnected (float) if not used:

- SD\_TX[7:0]
- <u>SD\_TX</u>[7:0]
- Reserved pins: T22, T23, M20, M21

The following pins must be connected to GND if not used:

- SD\_RX[7:0]
- $\overline{\text{SD}_{RX}}[7:0]$
- SD\_REF\_CLK

## 23.2 Part Marking

Parts are marked as the example shown in Figure 64.



### Notes:

TWLYYWW is final test traceability code. MMMMM is 5 digit mask number. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States. YWWLAZ is assembly traceability code.

### Figure 64. Part Marking for CBGA and PBGA Device