

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 1.0GHz                                                               |
| Co-Processors/DSP               | Signal Processing; SPE                                               |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                     |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | ·                                                                    |
| Ethernet                        | 10/100/1000Mbps (4)                                                  |
| SATA                            | ·                                                                    |
| USB                             | -                                                                    |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                     |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                     |
| Security Features               | ·                                                                    |
| Package / Case                  | 783-BBGA, FCBGA                                                      |
| Supplier Device Package         | 783-FCBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8545hxaqg |
|                                 |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Overview

- AESU-Advanced Encryption Standard unit
  - Implements the Rijndael symmetric key cipher
  - ECB, CBC, CTR, and CCM modes
  - 128-, 192-, and 256-bit key lengths
- AFEU—ARC four execution unit
  - Implements a stream cipher compatible with the RC4 algorithm
  - 40- to 128-bit programmable key
- MDEU—message digest execution unit
  - SHA with 160- or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- KEU—Kasumi execution unit
  - Implements F8 algorithm for encryption and F9 algorithm for integrity checking
  - Also supports A5/3 and GEA-3 algorithms
- RNG—random number generator
- XOR engine for parity checking in RAID storage applications
- Dual I<sup>2</sup>C controllers
  - Two-wire interface
  - Multiple master support
  - Master or slave  $I^2C$  mode support
  - On-chip digital filtering rejects spikes on the bus
- Boot sequencer
  - Optionally loads configuration data from serial ROM at reset via the  $I^2C$  interface
  - Can be used to initialize configuration registers and/or memory
  - Supports extended I<sup>2</sup>C addressing mode
  - Data integrity checked with preamble signature and CRC
- DUART
  - Two 4-wire interfaces (SIN, SOUT,  $\overline{\text{RTS}}$ ,  $\overline{\text{CTS}}$ )
  - Programming model compatible with the original 16450 UART and the PC16550D
- Local bus controller (LBC)
  - Multiplexed 32-bit address and data bus operating at up to 133 MHz
  - Eight chip selects support eight external slaves
  - Up to eight-beat burst transfers
  - The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller.
  - Three protocol engines available on a per chip select basis:
    - General-purpose chip select machine (GPCM)
    - Three user programmable machines (UPMs)

- VRRP and HSRP support for seamless router fail-over
- Up to 16 exact-match MAC addresses supported
- Broadcast address (accept/reject)
- Hash table match on up to 512 multicast addresses
- Promiscuous mode
- Buffer descriptors backward compatible with MPC8260 and MPC860T 10/100 Ethernet programming models
- RMON statistics support
- 10-Kbyte internal transmit and 2-Kbyte receive FIFOs
- MII management interface for control and status
- Ability to force allocation of header information and buffer descriptors into L2 cache
- OCeaN switch fabric
  - Full crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both the local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- Two PCI/PCI-X controllers
  - PCI 2.2 and PCI-X 1.0 compatible
  - One 32-/64-bit PCI/PCI-X port with support for speeds of up to 133 MHz (maximum PCI-X frequency in synchronous mode is 110 MHz)
  - One 32-bit PCI port with support for speeds from 16 to 66 MHz (available when the other port is in 32-bit mode)
  - Host and agent mode support
  - 64-bit dual address cycle (DAC) support
  - PCI-X supports multiple split transactions
  - Supports PCI-to-memory and memory-to-PCI streaming

| Parameters                                                                      | Symbol                             | Min      | Мах                                      | Unit | Notes   |
|---------------------------------------------------------------------------------|------------------------------------|----------|------------------------------------------|------|---------|
| Supply voltage 2.5 V                                                            | LV <sub>DD</sub> /TV <sub>DD</sub> | 2.37     | 2.63                                     | V    | 1, 2    |
| Output high voltage ( $LV_{DD}/TV_{DD} = Min$ ,<br>$I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub>                    | 2.00     | LV <sub>DD</sub> /TV <sub>DD</sub> + 0.3 | V    |         |
| Output low voltage ( $LV_{DD}/TV_{DD} = Min$ ,<br>I <sub>OL</sub> = 1.0 mA)     | V <sub>OL</sub>                    | GND –0.3 | 0.40                                     | V    |         |
| Input high voltage                                                              | V <sub>IH</sub>                    | 1.70     | $LV_{DD}/TV_{DD} + 0.3$                  | V    |         |
| Input low voltage                                                               | V <sub>IL</sub>                    | -0.3     | 0.90                                     | V    |         |
| Input high current ( $V_{IN} = LV_{DD}$ , $V_{IN} = TV_{DD}$ )                  | Ι <sub>ΙΗ</sub>                    | _        | 10                                       | μA   | 1, 2, 3 |
| Input low current (V <sub>IN</sub> = GND)                                       | ۱ <sub>IL</sub>                    | -15      | _                                        | μÂ   | 3       |

Table 23. GMII, MII, RMII, TBI, RGMII, RTBI, and FIFO DC Electrical Characteristics

Notes:

1.  $LV_{DD}$  supports eTSECs 1 and 2.

2.  $\mathsf{TV}_{\mathsf{DD}}$  supports eTSECs 3 and 4.

3. Note that the symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  and  $TV_{IN}$  symbols referenced in Table 1 and Table 2.

# 8.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI are presented in this section.

### 8.2.1 FIFO AC Specifications

The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performances and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion.

When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSEC*n*'s TSEC*n*\_TX\_CLK, while the receive clock must be applied to pin TSEC*n*\_RX\_CLK. The eTSEC internally uses the transmit clock to synchronously generate transmit data and outputs an echoed copy of the transmit clock back out onto the TSEC*n*\_GTX\_CLK pin (while transmit data appears on TSEC*n*\_TXD[7:0], for example). It is intended that external receivers capture eTSEC transmit data using the clock on TSEC*n*\_GTX\_CLK as a source- synchronous timing reference. Typically, the clock edge that launched the data can be used, since the clock is delayed by the eTSEC to allow acceptable set-up margin at the receiver. Note that there is relationship between the maximum FIFO speed and the platform speed. For more information see Section 4.5, "Platform to FIFO Restrictions."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | _   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/UPWAIT)                   | t <sub>LBIVKH1</sub>                | 1.9 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.8 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.1 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.1 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>lbotot</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | _   | 2.1 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                |     | 2.3 | ns   | 3     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                |     | 2.4 | ns   | 3     |
| Local bus clock to LALE assertion                                     | t <sub>LBKHOV4</sub>                |     | 2.4 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKHOX1</sub>                | 0.8 | —   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKHOX2</sub>                | 0.8 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKHOZ1</sub>                |     | 2.6 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKHOZ2</sub>                |     | 2.6 | ns   | 5     |

Table 41 describes the timing parameters of the local bus interface at  $BV_{DD} = 2.5$  V.

### Table 41. Local Bus Timing Parameters (BV<sub>DD</sub> = 2.5 V)—PLL Enabled

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub></sub>

- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.

5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.

Figure 22 provides the AC test load for the local bus.



Figure 22. Local Bus AC Test Load

#### Local Bus



Figure 26. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Bypass Mode)

# 14 GP<sub>OUT</sub>/GP<sub>IN</sub>

This section describes the DC and AC electrical specifications for the GP<sub>OUT</sub>/GP<sub>IN</sub> bus of the device.

### 14.1 GP<sub>OUT</sub>/GP<sub>IN</sub> Electrical Characteristics

Table 47 and Table 48 provide the DC electrical characteristics for the GP<sub>OUT</sub> interface.

| Parameter                                                                    | Symbol           | Min                    | Мах  | Unit |
|------------------------------------------------------------------------------|------------------|------------------------|------|------|
| Supply voltage 3.3 V                                                         | BV <sub>DD</sub> | 3.13                   | 3.47 | V    |
| High-level output voltage<br>( $BV_{DD} = min, I_{OH} = -2 mA$ )             | V <sub>OH</sub>  | BV <sub>DD</sub> – 0.2 | _    | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub>  | _                      | 0.2  | V    |

 Table 47. GP<sub>OUT</sub> DC Electrical Characteristics (3.3 V DC)

 Table 48. GP<sub>OUT</sub> DC Electrical Characteristics (2.5 V DC)

| Parameter                                                                      | Symbol           | Min       | Мах                    | Unit |
|--------------------------------------------------------------------------------|------------------|-----------|------------------------|------|
| Supply voltage 2.5 V                                                           | BV <sub>DD</sub> | 2.37      | 2.63                   | V    |
| High-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = −1 mA) | V <sub>OH</sub>  | 2.0       | BV <sub>DD</sub> + 0.3 | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> min, I <sub>OL</sub> = 1 mA)     | V <sub>OL</sub>  | GND – 0.3 | 0.4                    | V    |

Table 49 and Table 50 provide the DC electrical characteristics for the GP<sub>IN</sub> interface.

Table 49. GP<sub>IN</sub> DC Electrical Characteristics (3.3 V DC)

| Parameter                                                              | Symbol           | Min  | Мах                    | Unit |
|------------------------------------------------------------------------|------------------|------|------------------------|------|
| Supply voltage 3.3 V                                                   | BV <sub>DD</sub> | 3.13 | 3.47                   | V    |
| High-level input voltage                                               | V <sub>IH</sub>  | 2    | BV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                | V <sub>IL</sub>  | -0.3 | 0.8                    | V    |
| Input current<br>( $BV_{IN}^{1} = 0 V \text{ or } BV_{IN} = BV_{DD}$ ) | I <sub>IN</sub>  | —    | ±5                     | μΑ   |

Note:

1. The symbol  $\mathsf{BV}_{\mathsf{IN}}$ , in this case, represents the  $\mathsf{BV}_{\mathsf{IN}}$  symbol referenced in Table 1.

| Parameter                                                              | Symbol           | Min  | Мах                    | Unit |
|------------------------------------------------------------------------|------------------|------|------------------------|------|
| Supply voltage 2.5 V                                                   | BV <sub>DD</sub> | 2.37 | 2.63                   | V    |
| High-level input voltage                                               | V <sub>IH</sub>  | 1.70 | BV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                | V <sub>IL</sub>  | -0.3 | 0.7                    | V    |
| Input current<br>( $BV_{IN}^{1} = 0 V \text{ or } BV_{IN} = BV_{DD}$ ) | Ι <sub>ΙΗ</sub>  | _    | 10                     | μΑ   |

Table 50. GP<sub>IN</sub> DC Electrical Characteristics (2.5 V DC)

Note:

1. The symbol  $\mathsf{BV}_{\mathsf{IN}}$  in this case, represents the  $\mathsf{BV}_{\mathsf{IN}}$  symbol referenced in Table 1.

# 15 PCI/PCI-X

This section describes the DC and AC electrical specifications for the PCI/PCI-X bus of the device.

Note that the maximum PCI-X frequency in synchronous mode is 110 MHz.

### 15.1 PCI/PCI-X DC Electrical Characteristics

This table provides the DC electrical characteristics for the PCI/PCI-X interface.

Table 51. PCI/PCI-X DC Electrical Characteristics<sup>1</sup>

| Parameter                                                     | Symbol          | Min  | Max                    | Unit | Notes |
|---------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| High-level input voltage                                      | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage                                       | V <sub>IL</sub> | -0.3 | 0.8                    | V    | —     |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = V_{DD}$ )  | I <sub>IN</sub> | —    | ±5                     | μA   | 2     |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4  | —                      | V    | —     |
| Low-level output voltage ( $OV_{DD}$ = min, $I_{OL}$ = 2 mA)  | V <sub>OL</sub> | —    | 0.4                    | V    | —     |

Notes:

1. Ranges listed do not meet the full range of the DC specifications of the PCI 2.2 Local Bus Specifications.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

### 15.2 PCI/PCI-X AC Electrical Specifications

This section describes the general AC timing parameters of the PCI/PCI-X bus. Note that the clock reference CLK is represented by SYSCLK when the PCI controller is configured for synchronous mode and by PCIn\_CLK when it is configured for asynchronous mode.

#### High-Speed Serial Interfaces (HSSI)

Figure 43 shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with SerDes reference clock input's DC requirement.





Figure 44 shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the SerDes reference clock input's allowed range (100–400 mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features 50- $\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



Figure 45 shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with the SerDes reference clock input's DC requirement, AC-coupling must be used. Figure 45 assumes that the LVPECL clock driver's output impedance is 50  $\Omega$ . R1 is used to DC-bias the LVPECL outputs prior

to AC-coupling. Its value could be ranged from 140 to 240  $\Omega$  depending on the clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50- $\Omega$  termination resistor to attenuate the LVPECL output's differential peak level such that it meets the SerDes reference clock's differential input amplitude requirement (between 200 and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600 mV, the attenuation factor is 0.67, which requires R2 = 25  $\Omega$ . Consult a clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



Figure 45. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)

Figure 46 shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with the SerDes reference clock input's DC requirement.



Figure 46. Single-Ended Connection (Reference Only)

## 17 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8548E.

# 17.1 <u>DC Requirements</u> for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 16.2, "SerDes Reference Clocks."

### **17.2 AC Requirements for PCI Express SerDes Clocks**

Table 55 lists the AC requirements for the PCI Express SerDes clocks.

| Table 55. SD_REF_CLK and SD_ | REF_CLK AC Requirements |
|------------------------------|-------------------------|
|------------------------------|-------------------------|

| Symbol             | Parameter Description                                                                     | Min | Тур | Max | Unit | Notes |
|--------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                         | —   | 10  | _   | ns   | 1     |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles. | —   | _   | 100 | ps   | —     |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location.              | -50 |     | 50  | ps   | _     |

Note:

1. Typical based on PCI Express Specification 2.0.

### 17.3 Clocking Dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm$ 300 ppm tolerance.

### 17.4 Physical Layer Specifications

The following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer see *PCI Express Base Specification. Rev. 1.0a.* 

### 17.4.1 Differential Transmitter (TX) Output

Table 56 defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

| Symbol                 | Parameter                   | Min | Nom | Max | Unit | Comments                                                                                                                                                 |
|------------------------|-----------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>crosslink</sub> | Crosslink<br>random timeout | 0   |     | 1   | ms   | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one downstream and one upstream port. See Note 7. |

Notes:

1. No test load is necessarily associated with this value.

- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 50 and measured over any 250 consecutive TX UIs. (Also see the transmitter compliance eye diagram shown in Figure 48.)
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. Note that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes—see Figure 50). Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 50 for both V<sub>TX-D+</sub> and V<sub>TX-D-</sub>.
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a.
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a.
- 8. MPC8548E SerDes transmitter does not have CTX built in. An external AC coupling capacitor is required.

### 17.4.2 Transmitter Compliance Eye Diagrams

The TX eye diagram in Figure 48 is specified using the passive compliance/test measurement load (see Figure 50) in place of any real PCI Express interconnect +RX component.

There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### NOTE

It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (for example, least squares and median deviation fits).

#### Serial RapidIO

transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the transmitter output compliance mask when pre-emphasis is disabled or minimized.



Figure 52. Transmitter Output Compliance Mask

| Transmitter Type        | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) |
|-------------------------|----------------------------|----------------------------|--------|--------|
| 1.25 GBaud short range  | 250                        | 500                        | 0.175  | 0.39   |
| 1.25 GBaud long range   | 400                        | 800                        | 0.175  | 0.39   |
| 2.5 GBaud short range   | 250                        | 500                        | 0.175  | 0.39   |
| 2.5 GBaud long range    | 400                        | 800                        | 0.175  | 0.39   |
| 3.125 GBaud short range | 250                        | 500                        | 0.175  | 0.39   |
| 3.125 GBaud long range  | 400                        | 800                        | 0.175  | 0.39   |

Table 65. Transmitter Differential Output Eye Diagram Parameters

### 18.7 Receiver Specifications

LP-serial receiver electrical and timing specifications are stated in the text and tables of this section.

Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to  $(0.8) \times$  (baud frequency). This includes contributions from on-chip circuitry, the chip package, and any off-chip components related to the receiver. AC coupling

### 18.8 Receiver Eye Diagrams

For each baud rate at which an LP-serial receiver is specified to operate, the receiver shall meet the corresponding bit error rate specification (Table 66, Table 67, and Table 68) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the receiver input compliance mask shown in Figure 54 with the parameters specified in Table 69. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a  $100-\Omega \pm 5\%$  differential resistive load.



Figure 54. Receiver Input Compliance Mask

Table 69. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter

| Receiver Type | V <sub>DIFF</sub> min<br>(mV) | V <sub>DIFF</sub> max<br>(mV) | V <sub>DIFF</sub> max<br>(mV) A (UI) |       |
|---------------|-------------------------------|-------------------------------|--------------------------------------|-------|
| 1.25 GBaud    | 100                           | 800                           | 0.275                                | 0.400 |
| 2.5 GBaud     | 100                           | 800                           | 0.275                                | 0.400 |
| 3.125 GBaud   | 100                           | 800                           | 0.275                                | 0.400 |

### **18.9 Measurement and Test Requirements**

Since the LP-serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of IEEE Std. 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. Additionally, the CJPAT test pattern defined in Annex 48A of IEEE Std.

#### **Package Description**

#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 6. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

**Package Description** 



- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Capacitors may not be present on all devices.
- 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top.
- 7. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 8. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

### Figure 56. Mechanical Dimensions and Bottom Surface Nomenclature of the FC-PBGA with Stamped Lid

#### Package Description

| Signal                            | Package Pin Number                                                                                                                                                      | Pin Type                              | Power<br>Supply  | Notes        |  |  |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------|--------------|--|--|--|--|--|
| MDIC[0:1]                         | A19, B19                                                                                                                                                                | I/O                                   | GV <sub>DD</sub> | 36           |  |  |  |  |  |
| Local Bus Controller Interface    |                                                                                                                                                                         |                                       |                  |              |  |  |  |  |  |
| LAD[0:31]                         | E27, B20, H19, F25, A20, C19, E28, J23, A25,<br>K22, B28, D27, D19, J22, K20, D28, D25, B25,<br>E22, F22, F21, C25, C22, B23, F20, A23, A22,<br>E19, A21, D21, F19, B21 | I/O                                   | BV <sub>DD</sub> |              |  |  |  |  |  |
| LDP[0:3]                          | K21, C28, B26, B22                                                                                                                                                      | I, C28, B26, B22 I/O BV <sub>DD</sub> |                  |              |  |  |  |  |  |
| LA[27]                            | H21                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LA[28:31]                         | H20, A27, D26, A28                                                                                                                                                      | 0                                     | BV <sub>DD</sub> | 5, 7, 9      |  |  |  |  |  |
| LCS[0:4]                          | J25, C20, J24, G26, A26                                                                                                                                                 | 0                                     | BV <sub>DD</sub> | —            |  |  |  |  |  |
| LCS5/DMA_DREQ2                    | D23                                                                                                                                                                     | I/O                                   | BV <sub>DD</sub> | 1            |  |  |  |  |  |
| LCS6/DMA_DACK2                    | G20                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 1            |  |  |  |  |  |
| LCS7/DMA_DDONE2                   | E21                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 1            |  |  |  |  |  |
| LWE0/LBS0/LSDDQM[0]               | G25                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LWE1/LBS1/LSDDQM[1]               | C23                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LWE2/LBS2/LSDDQM[2]               | J21                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LWE3/LBS3/LSDDQM[3]               | A24                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LALE                              | H24                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |  |  |
| LBCTL                             | G27                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |  |  |
| LGPL0/LSDA10                      | F23                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LGPL1/LSDWE                       | G22                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LGPL2/LOE/LSDRAS                  | B27                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |  |  |
| LGPL3/LSDCAS                      | F24                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LGPL4/LGTA/LUPWAIT/LPBSE          | H23                                                                                                                                                                     | I/O                                   | BV <sub>DD</sub> | —            |  |  |  |  |  |
| LGPL5                             | E26                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | 5, 9         |  |  |  |  |  |
| LCKE                              | E24                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | —            |  |  |  |  |  |
| LCLK[0:2]                         | E23, D24, H22                                                                                                                                                           | 0                                     | BV <sub>DD</sub> | —            |  |  |  |  |  |
| LSYNC_IN                          | F27                                                                                                                                                                     | I                                     | BV <sub>DD</sub> | —            |  |  |  |  |  |
| LSYNC_OUT                         | F28                                                                                                                                                                     | 0                                     | BV <sub>DD</sub> | —            |  |  |  |  |  |
|                                   | DMA                                                                                                                                                                     |                                       | I                |              |  |  |  |  |  |
| DMA_DACK[0:1]                     | AD3, AE1 O                                                                                                                                                              |                                       | OV <sub>DD</sub> | 5, 9,<br>106 |  |  |  |  |  |
| DMA_DREQ[0:1]                     | AD4, AE2 I OV <sub>DD</sub>                                                                                                                                             |                                       |                  |              |  |  |  |  |  |
| DMA_DDONE[0:1]                    | AD2, AD1                                                                                                                                                                | 0                                     | OV <sub>DD</sub> | -            |  |  |  |  |  |
| Programmable Interrupt Controller |                                                                                                                                                                         |                                       |                  |              |  |  |  |  |  |

| Signal           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin Type                                           | Power<br>Supply  | Notes        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------|--------------|
| TDO              | AF28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | —            |
| TMS              | AH27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
| TRST             | AH23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
|                  | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |                  |              |
| L1_TSTCLK        | AC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| L2_TSTCLK        | AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| LSSD_MODE        | AH20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | $OV_{DD}$        | 25           |
| TEST_SEL         | AH14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
|                  | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                    |                  |              |
| THERM0           | AG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                  | _                | 14           |
| THERM1           | AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                  | _                | 14           |
|                  | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |                  |              |
| ASLEEP           | AH18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | 9, 19,<br>29 |
|                  | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    |                  |              |
| GND              | <ul> <li>A11, B7, B24, C1, C3, C5, C12, C15, C26, D8,<br/>D11, D16, D20, D22, E1, E5, E9, E12, E15, E17,</li> <li>F4, F26, G12, G15, G18, G21, G24, H2, H6, H8,<br/>H28, J4, J12, J15, J17, J27, K7, K9, K11, K27,</li> <li>L3, L5, L12, L16, N11, N13, N15, N17, N19, P4,<br/>P9, P12, P14, P16, P18, R11, R13, R15, R17,<br/>R19, T4, T12, T14, T16, T18, U8, U11, U13,</li> <li>U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9,</li> <li>Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4,<br/>AC2, AC11, AC19, AC26, AD5, AD9, AD22,<br/>AE3, AE14, AF6, AF10, AF13, AG8, AG27,</li> <li>K28, L24, L26, N24, N27, P25, R28, T24, T26,</li> <li>U24, V25, W28, Y24, Y26, AA24, AA27, AB25,</li> <li>AC28, L21, L23, N22, P20, R23, T21, U22, V20,<br/>W23, Y21, U27</li> </ul> |                                                    |                  |              |
| OV <sub>DD</sub> | V16, W11, W14, Y18, AA13, AA21, AB11,<br>AB17, AB24, AC4, AC9, AC21, AD6, AD13,<br>AD17, AD19, AE10, AE8, AE24, AF4, AF12,<br>AF22, AF27, AG26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for PCI<br>and other<br>standards<br>(3.3 V) | OV <sub>DD</sub> | _            |
| LV <sub>DD</sub> | N8, R7, T9, U6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)  | LV <sub>DD</sub> | _            |
| TV <sub>DD</sub> | W9, Y6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)  | TV <sub>DD</sub> |              |

| Signal             | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes     |  |  |  |
|--------------------|------------------------------------------------|----------|------------------|-----------|--|--|--|
| LSYNC_IN           | F27                                            | I        | BV <sub>DD</sub> | —         |  |  |  |
| LSYNC_OUT          | F28                                            | 0        | BV <sub>DD</sub> | —         |  |  |  |
| DMA                |                                                |          |                  |           |  |  |  |
| DMA_DACK[0:1]      | AD3, AE1                                       | 0        | OV <sub>DD</sub> | 5, 9, 108 |  |  |  |
| DMA_DREQ[0:1]      | AD4, AE2                                       | I        | OV <sub>DD</sub> | —         |  |  |  |
| DMA_DDONE[0:1]     | AD2, AD1                                       | 0        | OV <sub>DD</sub> | —         |  |  |  |
|                    | Programmable Interrupt Controller              |          | I                |           |  |  |  |
| UDE                | AH16                                           | I        | OV <sub>DD</sub> | _         |  |  |  |
| MCP                | AG19                                           | I        | OV <sub>DD</sub> | —         |  |  |  |
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | Ι        | OV <sub>DD</sub> | —         |  |  |  |
| IRQ[8]             | AF19                                           | I        | OV <sub>DD</sub> | —         |  |  |  |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I        | OV <sub>DD</sub> | 1         |  |  |  |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O      | OV <sub>DD</sub> | 1         |  |  |  |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O      | OV <sub>DD</sub> | 1         |  |  |  |
| IRQ_OUT            | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4      |  |  |  |
|                    | Ethernet Management Interface                  |          |                  |           |  |  |  |
| EC_MDC             | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9      |  |  |  |
| EC_MDIO            | AC8                                            | I/O      | OV <sub>DD</sub> | —         |  |  |  |
|                    | Gigabit Reference Clock                        |          |                  |           |  |  |  |
| EC_GTX_CLK125      | V11                                            | I        | LV <sub>DD</sub> | —         |  |  |  |
|                    | Three-Speed Ethernet Controller (Gigabit Ether | rnet 1)  |                  |           |  |  |  |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9      |  |  |  |
| TSEC1_COL          | R4                                             | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_CRS          | V5                                             | I/O      | LV <sub>DD</sub> | 20        |  |  |  |
| TSEC1_GTX_CLK      | U7                                             | 0        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_RX_CLK       | U3                                             | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_RX_DV        | V2                                             | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_RX_ER        | T1                                             | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_TX_CLK       | Т6                                             | I        | LV <sub>DD</sub> | —         |  |  |  |
| TSEC1_TX_EN        | U9                                             | 0        | LV <sub>DD</sub> | 30        |  |  |  |
| TSEC1_TX_ER        | Τ7                                             | 0        | LV <sub>DD</sub> |           |  |  |  |
| GPIN[0:7]          | P2, R2, N1, N2, P3, M2, M1, N3                 | I        | LV <sub>DD</sub> | 103       |  |  |  |

# 20 Clocking

This section describes the PLL configuration of the device. Note that the platform clock is identical to the core complex bus (CCB) clock.

### 20.1 Clock Ranges

Table 75 through Table 77 provide the clocking specifications for the processor cores and Table 78, through Table 80 provide the clocking specifications for the memory bus.

| Characteristic                | Maximum |      | Processor Core I |      | Frequency |      | Unit | Notes |
|-------------------------------|---------|------|------------------|------|-----------|------|------|-------|
|                               |         |      |                  |      | 1333 WITZ |      |      |       |
|                               | Min     | Мах  | Min              | Мах  | Min       | Мах  |      |       |
| e500 core processor frequency | 800     | 1000 | 800              | 1200 | 800       | 1333 | MHz  | 1, 2  |

 Table 75. Processor Core Clocking Specifications (MPC8548E and MPC8547E)

Notes:

 Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.) The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

### Table 76. Processor Core Clocking Specifications (MPC8545E)

| Characteristic                | Maximum Processor Core Frequency |     |          |      |          |      |      |       |
|-------------------------------|----------------------------------|-----|----------|------|----------|------|------|-------|
|                               | 800 MHz                          |     | 1000 MHz |      | 1200 MHz |      | Unit | Notes |
|                               | Min                              | Max | Min      | Max  | Min      | Max  |      |       |
| e500 core processor frequency | 800                              | 800 | 800      | 1000 | 800      | 1200 | MHz  | 1, 2  |

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.)The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

- First, the board must have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors must be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors must be placed in a ring around the device as close to the supply and ground connections as possible.
- Second, there must be a  $1-\mu F$  ceramic chip capacitor from each SerDes supply (SV<sub>DD</sub> and XV<sub>DD</sub>) to the board ground plane on each side of the device. This must be done for all SerDes supplies.
- Third, between the device and any SerDes voltage regulator there must be a 10- $\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100- $\mu$ F, low ESR SMT tantalum chip capacitor. This must be done for all SerDes supplies.

### 22.5 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. All unused active low inputs must be tied to  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$ , as required. All unused active high inputs must be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ , and GND pins of the device.

### 22.6 Pull-Up and Pull-Down Resistor Requirements

The device requires weak pull-up resistors (2–10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C pins and PIC (interrupt) pins.

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 63. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

The following pins must not be pulled down during power-on reset: TSEC3\_TXD[3], HRESET\_REQ, TRIG\_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP. The DMA\_DACK[0:1], and TEST\_SEL/TEST\_SEL pins must be set to a proper state during POR configuration. See the pinlist table of the individual device for more details

See the PCI 2.2 specification for all pull ups required for PCI.

### 22.7 Output Buffer DC Impedance

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 61). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .