Welcome to **E-XFL.COM** ## **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PowerPC e500 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 1.0GHz | | Co-Processors/DSP | Signal Processing; SPE | | RAM Controllers | DDR, DDR2, SDRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 783-BBGA, FCBGA | | Supplier Device Package | 783-FCPBGA (29x29) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8545vtaqgd | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 1. Device Block Diagram # 1.1 Key Features The following list provides an overview of the device feature set: - High-performance 32-bit core built on Power Architecture® technology. - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can be locked entirely or on a per-line basis, with separate locking for instructions and data. - Signal-processing engine (SPE) APU (auxiliary processing unit). Provides an extensive instruction set for vector (64-bit) integer and fractional operations. These instructions use both the upper and lower words of the 64-bit GPRs as they are defined by the SPE APU. - Double-precision floating-point APU. Provides an instruction set for double-precision (64-bit) floating-point instructions that use the 64-bit GPRs. - 36-bit real addressing - Embedded vector and scalar single-precision floating-point APUs. Provide an instruction set for single-precision (32-bit) floating-point instructions. - Memory management unit (MMU). Especially designed for embedded applications. Supports 4-Kbyte to 4-Gbyte page sizes. - Enhanced hardware and software debug support MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 # 6.2.2 DDR SDRAM Output AC Timing Specifications # **Table 19. DDR SDRAM Output AC Timing Specifications** At recommended operating conditions. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------------|---------------------------------------------|-----------------------------|-----------------------------|------|-------| | MCK[n] cycle time, MCK[n]/MCK[n] crossing | t <sub>MCK</sub> | 3.75 | 6 | ns | 2 | | ADDR/CMD output setup with respect to MCK 533 MHz 400 MHz 333 MHz | <sup>t</sup> DDKHAS | 1.48<br>1.95<br>2.40 | _<br>_<br>_<br>_ | ns | 3 | | ADDR/CMD output hold with respect to MCK 533 MHz 400 MHz 333 MHz | t <sub>DDKHAX</sub> | 1.48<br>1.95<br>2.40 | _<br>_<br>_ | ns | 3 | | MCS[n] output setup with respect to MCK 533 MHz 400 MHz 333 MHz | <sup>t</sup> DDKHCS | 1.48<br>1.95<br>2.40 | _<br>_<br>_ | ns | 3 | | MCS[n] output hold with respect to MCK 533 MHz 400 MHz 333 MHz | <sup>t</sup> DDKHCX | 1.48<br>1.95<br>2.40 | _<br>_<br>_ | ns | 3 | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns | 4 | | MDQ/MECC/MDM output setup with respect<br>to MDQS 533 MHz 400 MHz 333 MHz | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 538<br>700<br>900 | _<br>_<br>_<br>_ | ps | 5 | | MDQ/MECC/MDM output hold with respect to MDQS 533 MHz 400 MHz 333 MHz | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 538<br>700<br>900 | _<br>_<br>_<br>_ | ps | 5 | | MDQS preamble start | t <sub>DDKHMP</sub> | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | ns | 6 | ### **Enhanced Three-Speed Ethernet (eTSEC)** Figure 10 shows the GMII receive AC timing diagram. Figure 10. GMII Receive AC Timing Diagram # 8.2.3 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. # 8.2.3.1 MII Transmit AC Timing Specifications This table provides the MII transmit AC timing specifications. | Table 28. MII | Transmit AC | Timing | Specifications | |---------------|-------------|--------|----------------| | | | | | | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> <sup>2</sup> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise (20%–80%) | t <sub>MTXR</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%–20%) | t <sub>MTXF</sub> <sup>2</sup> | 1.0 | _ | 4.0 | ns | ### Notes: 32 - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. ## **Enhanced Three-Speed Ethernet (eTSEC)** Figure 19 provides the AC test load for eTSEC. Figure 19. eTSEC AC Test Load Figure 20 shows the RMII receive AC timing diagram. Figure 20. RMII Receive AC Timing Diagram Table 41 describes the timing parameters of the local bus interface at $BV_{DD} = 2.5 \text{ V}$ . Table 41. Local Bus Timing Parameters (BV<sub>DD</sub> = 2.5 V)—PLL Enabled | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 7.5 | 12 | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 8 | | Input setup to local bus clock (except LGTA/UPWAIT) | t <sub>LBIVKH1</sub> | 1.9 | _ | ns | 3, 4 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.8 | _ | ns | 3, 4 | | Input hold from local bus clock (except \overline{LGTA}/LUPWAIT) | t <sub>LBIXKH1</sub> | 1.1 | _ | ns | 3, 4 | | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.1 | _ | ns | 3, 4 | | LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKHOV1</sub> | _ | 2.1 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKHOV2</sub> | _ | 2.3 | ns | 3 | | Local bus clock to address valid for LAD | t <sub>LBKHOV3</sub> | _ | 2.4 | ns | 3 | | Local bus clock to LALE assertion | t <sub>LBKHOV4</sub> | _ | 2.4 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 0.8 | _ | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 0.8 | _ | ns | 3 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> | _ | 2.6 | ns | 5 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _ | 2.6 | ns | 5 | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC IN for PLL enabled and internal local bus clock for PLL bypass mode. - 3. All signals are measured from $BV_{DD}/2$ of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to $0.4 \times BV_{DD}$ of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 8. Guaranteed by design. Figure 22 provides the AC test load for the local bus. Figure 22. Local Bus AC Test Load MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 Table 42. Local Bus Timing Parameters—PLL Bypassed (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|----------------------|------|------|------|-------| | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKL2</sub> | -1.3 | _ | ns | 4, 5 | | LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKLOV1</sub> | _ | -0.3 | ns | _ | | Local bus clock to data valid for LAD/LDP | t <sub>LBKLOV2</sub> | _ | -0.1 | ns | 4 | | Local bus clock to address valid for LAD | t <sub>LBKLOV3</sub> | 1 | 0 | ns | 4 | | Local bus clock to LALE assertion | t <sub>LBKLOV4</sub> | 1 | 0 | ns | 4 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKLOX1</sub> | -3.7 | _ | ns | 4 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKLOX2</sub> | -3.7 | 1 | ns | 4 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKLOZ1</sub> | _ | 0.2 | ns | 7 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKLOZ2</sub> | _ | 0.2 | ns | 7 | ### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>LBKHKT</sub>. - 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 4. All signals are measured from BV<sub>DD</sub>/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 × BV<sub>DD</sub> of the signal in question for 3.3-V signaling levels. - 5. Input timings are measured at the pin. - 6. The value of t<sub>LBOTOT</sub> is the measurement of the minimum time between the negation of LALE and any change in LAD. - 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 8. Guaranteed by characterization. - 9. Guaranteed by design. ### **Local Bus** Figure 28. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Bypass Mode) ## Table 46. I<sup>2</sup>C AC Electrical Specifications (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|-------| | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times \text{OV}_{\text{DD}}$ | _ | V | _ | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times \text{OV}_{\text{DD}}$ | _ | V | _ | ### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (see the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of Start or Stop condition. When the device acts as the I<sup>2</sup>C bus master while transmitting, the device drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device would not cause unintended generation of Start or Stop condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the device as a transmitter, the following setting is recommended for the FDR bit field of the I2CFDR register to ensure both the desired I<sup>2</sup>C SCL clock frequency and SDA output delay time are achieved, assuming that the desired I<sup>2</sup>C SCL clock frequency is 400 kHz and the Digital Filter Sampling Rate Register (I2CDFSRR) is programmed with its default setting of 0x10 (decimal 16): | I <sup>2</sup> C source clock frequency | 333 MHz | 266 MHz | 200 MHz | 133 MHz | |-------------------------------------------------|---------|---------|---------|---------| | FDR bit setting | 0x2A | 0x05 | 0x26 | 0x00 | | Actual FDR divider selected | 896 | 704 | 512 | 384 | | Actual I <sup>2</sup> C SCL frequency generated | 371 kHz | 378 kHz | 390 kHz | 346 kHz | For the detail of $I^2C$ frequency calculation, see *Determining the* $I^2C$ *Frequency Divider Ratio for SCL* (AN2919). Note that the $I^2C$ source clock frequency is half of the CCB clock frequency for the device. - The maximum t<sub>I2DXKI</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CI</sub>) of the SCL signal. - 4. Guaranteed by design. Figure 33 provides the AC test load for the I<sup>2</sup>C. Figure 33. I<sup>2</sup>C AC Test Load receptals Cominged uptor MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 #### PCI/PCI-X ## Table 54. PCI-X AC Timing Specifications at 133 MHz (continued) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------|---------------------|-----|-----|------|-------| | HRESET to PCI-X initialization pattern hold time | t <sub>PCRHIX</sub> | 0 | 50 | ns | 6, 12 | #### Notes: - 1. See the timing measurement conditions in the PCI-X 1.0a Specification. - 2. Minimum times are measured at the package pin (not the test point). Maximum times are measured with the test point and load circuit. - 3. Setup time for point-to-point signals applies to REQ and GNT only. All other signals are bused. - 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 5. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time. - 6. Maximum value is also limited by delay to the first transaction (time for HRESET high to first configuration access, t<sub>PCRHFV</sub>). The PCI-X initialization pattern control signals after the rising edge of HRESET must be negated no later than two clocks before the first FRAME and must be floated no later than one clock before FRAME is asserted. - 7. A PCI-X device is permitted to have the minimum values shown for t<sub>PCKHOV</sub> and t<sub>CYC</sub> only in PCI-X mode. In conventional mode, the device must meet the requirements specified in PCI 2.2 for the appropriate clock frequency. - 8. Device must meet this specification independent of how many outputs switch simultaneously. - 9. The timing parameter tpcIVKH is a minimum of 1.4 ns rather than the minimum of 1.2 ns in the PCI-X 1.0a Specification. - 10. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the *PCI-X 1.0a* Specification. - 11. Guaranteed by characterization. - 12. Guaranteed by design. MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 # **18.3 Signal Definitions** LP-serial links use differential signaling. This section defines terms used in the description and specification of differential signals. Figure 51 shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and $\overline{\text{TD}}$ ) or a receiver input (RD and $\overline{\text{RD}}$ ). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows: - 1. The transmitter output signals and the receiver input signals TD, TD, RD, and RD each have a peak-to-peak swing of A B volts. - 2. The differential output signal of the transmitter, $V_{OD}$ , is defined as $V_{TD} V_{\overline{TD}}$ . - 3. The differential input signal of the receiver, $V_{ID}$ , is defined as $V_{RD} V_{\overline{RD}}$ . - 4. The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B) volts. - 5. The peak value of the differential transmitter output signal and the differential receiver input signal is A B volts. - 6. The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is $2 \times (A B)$ volts. Figure 51. Differential Peak-Peak Voltage of Transmitter or Receiver To illustrate these definitions using real values, consider the case of a CML (current mode logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and $\overline{\text{TD}}$ , has a swing that goes between 2.5 and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and $\overline{\text{TD}}$ is 500 mVp-p. The differential output signal ranges between 500 and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mVp-p. # 18.4 Equalization With the use of high-speed serial links, the interconnect media causes degradation of the signal at the receiver. Effects such as inter-symbol interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are: - A passive high pass filter network placed at the receiver. This is often referred to as passive equalization. - The use of active circuits in the receiver. This is often referred to as adaptive equalization. MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 87 components are included in this requirement. The reference impedance for return loss measurements is $100-\Omega$ resistive for differential return loss and $25-\Omega$ resistive for common mode. Table 66. Receiver AC Timing Specifications—1.25 GBaud | Characteristic | Symbol | Range | | Unit | Notes | |----------------------------------------------------|-----------------|-------|-------------------|--------|--------------------------------------------------------------| | Characteristic | Symbol | Min | Max | Oilit | Notes | | Differential input voltage | V <sub>IN</sub> | 200 | 1600 | mVp-p | Measured at receiver | | Deterministic jitter tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | UI p-p | Measured at receiver | | Total jitter tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple input skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | Bit error rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | Unit interval | UI | 800 | 800 | ps | ±100 ppm | #### Note: Table 67. Receiver AC Timing Specifications—2.5 GBaud | Characteristic | Symbol | Range | | Unit | Notes | |----------------------------------------------------|-----------------|-------|-------------------|--------|--------------------------------------------------------------| | Gharacteristic | Gymbol | Min | Max | Oilit | Notes | | Differential input voltage | V <sub>IN</sub> | 200 | 1600 | mVp-p | Measured at receiver | | Deterministic jitter tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | UI p-p | Measured at receiver | | Total jitter tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple input skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | Bit error rate | BER | _ | 10 <sup>-12</sup> | | _ | | Unit interval | UI | 400 | 400 | ps | ±100 ppm | ### Note: <sup>1.</sup> Total jitter is composed of three components, deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 53. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects. <sup>1.</sup> Total jitter is composed of three components, deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 53. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects. ## **Package Description** Table 73. MPC8545E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------| | PCI1_FRAME | AE11 | I/O | $OV_{DD}$ | 2 | | PCI1_IDSEL | AG9 | I | $OV_{DD}$ | _ | | PCI1_REQ64/PCI2_FRAME | AF14 | I/O | $OV_{DD}$ | 2, 5, 10 | | PCI1_ACK64/PCI2_DEVSEL | V15 | I/O | $OV_{DD}$ | 2 | | PCI2_CLK | AE28 | I | $OV_{DD}$ | 39 | | PCI2_IRDY | AD26 | I/O | $OV_{DD}$ | 2 | | PCI2_PERR | AD25 | I/O | $OV_{DD}$ | 2 | | PCI2_GNT[4:1] | AE26, AG24, AF25, AE25 | 0 | $OV_{DD}$ | 5, 9, 35 | | PCI2_GNT0 | AG25 | I/O | $OV_{DD}$ | _ | | PCI2_SERR | AD24 | I/O | OV <sub>DD</sub> | 2,4 | | PCI2_STOP | AF24 | I/O | $OV_{DD}$ | 2 | | PCI2_TRDY | AD27 | I/O | $OV_{DD}$ | 2 | | PCI2_REQ[4:1] | AD28, AE27, W17, AF26 | I | OV <sub>DD</sub> | _ | | PCI2_REQ0 | AH25 | I/O | OV <sub>DD</sub> | _ | | | DDR SDRAM Memory Interface | | | | | MDQ[0:63] | L18, J18, K14, L13, L19, M18, L15, L14, A17, B17, A13, B12, C18, B18, B13, A12, H18, F18, J14, F15, K19, J19, H16, K15, D17, G16, K13, D14, D18, F17, F14, E14, A7, A6, D5, A4, C8, D7, B5, B4, A2, B1, D1, E4, A3, B2, D2, E3, F3, G4, J5, K5, F6, G5, J6, K4, J1, K2, M5, M3, J3, J2, L1, M6 | I/O | GV <sub>DD</sub> | _ | | MECC[0:7] | H13, F13, F11, C11, J13, G13, D12, M12 | I/O | GV <sub>DD</sub> | _ | | MDM[0:8] | M17, C16, K17, E16, B6, C4, H4, K1, E13 | 0 | GV <sub>DD</sub> | _ | | MDQS[0:8] | M15, A16, G17, G14, A5, D3, H1, L2, C13 | I/O | GV <sub>DD</sub> | _ | | MDQS[0:8] | L17, B16, J16, H14, C6, C2, H3, L4, D13 | I/O | GV <sub>DD</sub> | _ | | MA[0:15] | A8, F9, D9, B9, A9, L10, M10, H10, K10, G10,<br>B8, E10, B10, G6, A10, L11 | 0 | GV <sub>DD</sub> | _ | | MBA[0:2] | F7, J7, M11 | 0 | GV <sub>DD</sub> | _ | | MWE | E7 | 0 | GV <sub>DD</sub> | _ | | MCAS | H7 | 0 | GV <sub>DD</sub> | <u> </u> | | MRAS | L8 | 0 | GV <sub>DD</sub> | <u> </u> | | MCKE[0:3] | F10, C10, J11, H11 | 0 | $GV_DD$ | 11 | | MCS[0:3] | K8, J8, G8, F8 | 0 | GV <sub>DD</sub> | T — | | MCK[0:5] | H9, B15, G2, M9, A14, F1 | 0 | GV <sub>DD</sub> | _ | | MCK[0:5] | J9, A15, G1, L9, B14, F2 | 0 | GV <sub>DD</sub> | <u> </u> | | MODT[0:3] | E6, K6, L7, M7 | 0 | GV <sub>DD</sub> | <u> </u> | MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 ## **Package Description** Table 73. MPC8545E Pinout Listing (continued) | Signal Package Pin Number | | Pin Type | Power<br>Supply | Notes | |---------------------------|-------------------------------------------------|----------|------------------|----------| | UDE | AH16 | I | OV <sub>DD</sub> | _ | | MCP | AG19 | I | OV <sub>DD</sub> | _ | | IRQ[0:7] | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I | OV <sub>DD</sub> | _ | | IRQ[8] | AF19 | I | OV <sub>DD</sub> | _ | | IRQ[9]/DMA_DREQ3 | AF21 | I | OV <sub>DD</sub> | 1 | | IRQ[10]/DMA_DACK3 | AE19 | I/O | OV <sub>DD</sub> | 1 | | IRQ[11]/DMA_DDONE3 | AD20 | I/O | OV <sub>DD</sub> | 1 | | IRQ_OUT | AD18 | 0 | OV <sub>DD</sub> | 2, 4 | | | Ethernet Management Interface | | 1 | • | | EC_MDC | AB9 | 0 | OV <sub>DD</sub> | 5, 9 | | EC_MDIO | AC8 | I/O | OV <sub>DD</sub> | _ | | | Gigabit Reference Clock | | | | | EC_GTX_CLK125 | V11 | I | LV <sub>DD</sub> | _ | | | Three-Speed Ethernet Controller (Gigabit Ethern | et 1) | | | | TSEC1_RXD[7:0] | R5, U1, R3, U2, V3, V1, T3, T2 | I | LV <sub>DD</sub> | T — | | TSEC1_TXD[7:0] | T10, V7, U10, U5, U4, V6, T5, T8 | 0 | LV <sub>DD</sub> | 5, 9 | | TSEC1_COL | R4 | I | LV <sub>DD</sub> | _ | | TSEC1_CRS | V5 | I/O | LV <sub>DD</sub> | 20 | | TSEC1_GTX_CLK | TSEC1_GTX_CLK U7 | | LV <sub>DD</sub> | _ | | TSEC1_RX_CLK | TSEC1_RX_CLK U3 | | LV <sub>DD</sub> | _ | | TSEC1_RX_DV | V2 | I | LV <sub>DD</sub> | <u> </u> | | TSEC1_RX_ER | T1 | I | LV <sub>DD</sub> | T — | | TSEC1_TX_CLK | Т6 | I | LV <sub>DD</sub> | _ | | TSEC1_TX_EN | U9 | 0 | LV <sub>DD</sub> | 30 | | TSEC1_TX_ER | Т7 | 0 | LV <sub>DD</sub> | _ | | GPIN[0:7] | P2, R2, N1, N2, P3, M2, M1, N3 | I | LV <sub>DD</sub> | 103 | | GPOUT[0:5] | N9, N10, P8, N7, R9, N5 | 0 | LV <sub>DD</sub> | _ | | cfg_dram_type0/GPOUT6 | R8 | 0 | LV <sub>DD</sub> | 5, 9 | | GPOUT7 | N6 | 0 | LV <sub>DD</sub> | _ | | Reserved | P1 | _ | _ | 104 | | Reserved | R6 | _ | <u> </u> | 104 | | Reserved | P6 | _ | <u> </u> | 15 | | Reserved | N4 | _ | _ | 105 | MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 Table 73. MPC8545E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |---------------|--------------------|----------|-----------------|-------| | SD_IMP_CAL_RX | L28 | I | 200 Ω to<br>GND | _ | | SD_IMP_CAL_TX | AB26 | I | 100 Ω to<br>GND | _ | | SD_PLL_TPA | U26 | 0 | _ | 24 | **Note:** All note references in this table use the same numbers as those for Table 71. See Table 71 for the meanings of these notes. Table 74 provides the pin-out listing for the MPC8543E 783 FC-PBGA package. ## **NOTE** All note references in the following table use the same numbers as those for Table 71. See Table 71 for the meanings of these notes. Table 74. MPC8543E Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------|--|--| | PCI1 (One 32-Bit) | | | | | | | | Reserved | AB14, AC15, AA15, Y16, W16, AB16, AC16, AA16, AE17, AA18, W18, AC17, AD16, AE16, Y17, AC18, | _ | _ | 110 | | | | GPOUT[8:15] | AB18, AA19, AB19, AB21, AA20, AC20, AB20, AB22 | 0 | OV <sub>DD</sub> | _ | | | | GPIN[8:15] | AC22, AD21, AB23, AF23, AD23, AE23, AC23, AC24 | I | OV <sub>DD</sub> | 111 | | | | PCI1_AD[31:0] | AH6, AE7, AF7, AG7, AH7, AF8, AH8, AE9,<br>AH9, AC10, AB10, AD10, AG10, AA10, AH10,<br>AA11, AB12, AE12, AG12, AH12, AB13, AA12,<br>AC13, AE13, Y14, W13, AG13, V14, AH13,<br>AC14, Y15, AB15 | I/O | OV <sub>DD</sub> | 17 | | | | Reserved | AF15, AD14, AE15, AD15 | _ | _ | 110 | | | | PCI1_C_BE[3:0] | AF9, AD11, Y12, Y13 | I/O | $OV_{DD}$ | 17 | | | | Reserved | W15 | _ | _ | 110 | | | | PCI1_GNT[4:1] | AG6, AE6, AF5, AH5 | 0 | $OV_DD$ | 5, 9, 35 | | | | PCI1_GNT0 | AG5 | I/O | $OV_DD$ | <u> </u> | | | | PCI1_IRDY | AF11 | I/O | $OV_DD$ | 2 | | | | PCI1_PAR | AD12 | I/O | $OV_DD$ | T - | | | | PCI1_PERR | AC12 | I/O | $OV_{DD}$ | 2 | | | | PCI1_SERR | V13 | I/O | $OV_{DD}$ | 2, 4 | | | | PCI1_STOP | W12 | I/O | $OV_DD$ | 2 | | | MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 ## **Package Description** Table 74. MPC8543E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | | |--------------------|------------------------------------------------|----------|------------------|-----------|--|--|--| | LSYNC_IN | F27 | 1 | BV <sub>DD</sub> | _ | | | | | LSYNC_OUT | F28 | 0 | BV <sub>DD</sub> | _ | | | | | DMA | | | | | | | | | DMA_DACK[0:1] | AD3, AE1 | 0 | $OV_{DD}$ | 5, 9, 108 | | | | | DMA_DREQ[0:1] | AD4, AE2 | 1 | $OV_{DD}$ | _ | | | | | DMA_DDONE[0:1] | AD2, AD1 | 0 | $OV_{DD}$ | _ | | | | | | Programmable Interrupt Controller | | | 1 | | | | | UDE | AH16 | I | $OV_{DD}$ | _ | | | | | MCP | AG19 | 1 | OV <sub>DD</sub> | _ | | | | | IRQ[0:7] | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | 1 | $OV_{DD}$ | _ | | | | | IRQ[8] | AF19 | 1 | OV <sub>DD</sub> | _ | | | | | IRQ[9]/DMA_DREQ3 | AF21 | 1 | OV <sub>DD</sub> | 1 | | | | | IRQ[10]/DMA_DACK3 | AE19 | I/O | $OV_{DD}$ | 1 | | | | | IRQ[11]/DMA_DDONE3 | AD20 | I/O | $OV_{DD}$ | 1 | | | | | IRQ_OUT | AD18 | 0 | OV <sub>DD</sub> | 2, 4 | | | | | | Ethernet Management Interface | | | <b>-</b> | | | | | EC_MDC | EC_MDC AB9 | | $OV_{DD}$ | 5, 9 | | | | | EC_MDIO | AC8 | I/O | $OV_{DD}$ | _ | | | | | | Gigabit Reference Clock | | | 1 | | | | | EC_GTX_CLK125 | V11 | 1 | LV <sub>DD</sub> | _ | | | | | | Three-Speed Ethernet Controller (Gigabit Ether | rnet 1) | | 1 | | | | | TSEC1_RXD[7:0] | R5, U1, R3, U2, V3, V1, T3, T2 | I | LV <sub>DD</sub> | _ | | | | | TSEC1_TXD[7:0] | T10, V7, U10, U5, U4, V6, T5, T8 | 0 | LV <sub>DD</sub> | 5, 9 | | | | | TSEC1_COL | R4 | 1 | LV <sub>DD</sub> | _ | | | | | TSEC1_CRS | V5 | I/O | LV <sub>DD</sub> | 20 | | | | | TSEC1_GTX_CLK | U7 | 0 | LV <sub>DD</sub> | _ | | | | | TSEC1_RX_CLK | U3 | I | LV <sub>DD</sub> | _ | | | | | TSEC1_RX_DV | _RX_DV V2 | | LV <sub>DD</sub> | _ | | | | | TSEC1_RX_ER | T1 | 1 | LV <sub>DD</sub> | _ | | | | | TSEC1_TX_CLK | T6 | 1 | LV <sub>DD</sub> | _ | | | | | TSEC1_TX_EN | _TX_EN U9 | | LV <sub>DD</sub> | 30 | | | | | TSEC1_TX_ER | Т7 | 0 | LV <sub>DD</sub> | <u> </u> | | | | | GPIN[0:7] | P2, R2, N1, N2, P3, M2, M1, N3 | 1 | LV <sub>DD</sub> | 103 | | | | MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 Table 74. MPC8543E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-----------| | | JTAG | | | | | TCK | AG28 | I | $OV_{DD}$ | _ | | TDI | AH28 | I | $OV_{DD}$ | 12 | | TDO | AF28 | 0 | $OV_{DD}$ | _ | | TMS | AH27 | I | $OV_{DD}$ | 12 | | TRST | AH23 | I | $OV_{DD}$ | 12 | | | DFT | | | • | | L1_TSTCLK | AC25 | I | $OV_{DD}$ | 25 | | L2_TSTCLK | AE22 | I | $OV_{DD}$ | 25 | | LSSD_MODE | AH20 | I | OV <sub>DD</sub> | 25 | | TEST_SEL | AH14 | I | OV <sub>DD</sub> | 109 | | | Thermal Management | | | • | | THERM0 | AG1 | _ | _ | 14 | | THERM1 | AH1 | _ | _ | 14 | | | Power Management | | | • | | ASLEEP | AH18 | 0 | $OV_{DD}$ | 9, 19, 29 | | | Power and Ground Signals | | | • | | GND | A11, B7, B24, C1, C3, C5, C12, C15, C26, D8, D11, D16, D20, D22, E1, E5, E9, E12, E15, E17, F4, F26, G12, G15, G18, G21, G24, H2, H6, H8, H28, J4, J12, J15, J17, J27, K7, K9, K11, K27, L3, L5, L12, L16, N11, N13, N15, N17, N19, P4, P9, P12, P14, P16, P18, R11, R13, R15, R17, R19, T4, T12, T14, T16, T18, U8, U11, U13, U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9, Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4, AC2, AC11, AC19, AC26, AD5, AD9, AD22, AE3, AE14, AF6, AF10, AF13, AG8, AG27, K28, L24, L26, N24, N27, P25, R28, T24, T26, U24, V25, W28, Y24, Y26, AA24, AA27, AB25, AC28, L21, L23, N22, P20, R23, T21, U22, V20, W23, Y21, U27 | | _ | _ | | OV <sub>DD</sub> | V16, W11, W14, Y18, AA13, AA21, AB11, AB17, AB24, AC4, AC9, AC21, AD6, AD13, AD17, AD19, AE10, AE8, AE24, AF4, AF12, AF22, AF27, AG26 | Power for<br>PCI and<br>other<br>standards<br>(3.3 V) | OV <sub>DD</sub> | _ | | LV <sub>DD</sub> | N8, R7, T9, U6 | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> | _ | Table 77. Processor Core Clocking Specifications (MPC8543E) | Characteristic | Maxim | | | | | | |-------------------------------|---------|-----|----------|------|------|-------| | | 800 MHz | | 1000 MHz | | Unit | Notes | | | Min | Max | Min | Max | | | | e500 core processor frequency | 800 | 800 | 800 | 1000 | MHz | 1, 2 | #### Notes: - Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings. - 2.) The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz. Table 78. Memory Bus Clocking Specifications (MPC8548E and MPC8547E) | | Maximum Process | Unit | | | |------------------------|-----------------|------|-------|------| | Characteristic | 1000, 1200 | | Notes | | | | Min | Max | | | | Memory bus clock speed | 166 | 266 | MHz | 1, 2 | #### Notes: - Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings. - 2. The memory bus speed is half of the DDR/DDR2 data rate, hence, half of the platform clock frequency. Table 79. Memory Bus Clocking Specifications (MPC8545E) | Characteristic | Maximum Process<br>800, 1000, | Unit | Notes | | |------------------------|-------------------------------|------|-------|------| | | Min | Max | | | | Memory bus clock speed | 166 | 200 | MHz | 1, 2 | ### Notes: - Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings. - 2. The memory bus speed is half of the DDR/DDR2 data rate, hence, half of the platform clock frequency. MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 133 # 20.3 e500 Core PLL Ratio This table describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LBCTL, LALE, and LGPL2 at power up, as shown in this table. **Binary Value of Binary Value of** LBCTL, LALE, LGPL2 e500 core:CCB Clock Ratio LBCTL, LALE, LGPL2 e500 core:CCB Clock Ratio **Signals Signals** 000 4:1 100 2:1 001 9:2 101 5:2 010 110 3:1 Reserved 011 7:2 3:2 111 Table 82. e500 Core to CCB Clock Ratio # 20.4 Frequency Options Table 83This table shows the expected frequency values for the platform frequency when using a CCB clock to SYSCLK ratio in comparison to the memory bus clock speed. CCB to SYSCLK (MHz) **SYSCLK Ratio** 16.66 25 33.33 41.66 66.66 100 133.33 83 111 Platform/CCB Frequency (MHz) 2 3 333 400 4 333 400 445 533 5 333 415 500 6 500 400 8 333 533 9 375 10 333 417 12 400 500 16 400 533 333 20 500 Table 83. Frequency Options of SYSCLK with Respect to Memory Bus Speeds **Note:** Due to errata Gen 13 the max sys clk frequency must not exceed 100 MHz if the core clk frequency is below 1200 MHz. ## **System Design Information** The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices. # 22.9 JTAG Configuration Signals Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 63. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results. Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 63 allows the COP port to independently assert $\overline{\text{HRESET}}$ or $\overline{\text{TRST}}$ , while ensuring that the target can drive $\overline{\text{HRESET}}$ as well. The COP interface has a standard header, shown in Figure 62, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 62 is common to all known emulators. # 22.9.1 Termination of Unused Signals Freescale recommends the following connections, when the JTAG interface and COP header are not used: • $\overline{TRST}$ must be tied to $\overline{HRESET}$ through a 0 k $\Omega$ isolation resistor so that it is asserted when the system reset signal ( $\overline{HRESET}$ ) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9 ## **System Design Information** • SD\_REF\_CLK ## NOTE It is recommended to power down the unused lane through SRDSCR1[0:7] register (offset = 0xE\_0F08) (this prevents the oscillations and holds the receiver output in a fixed state) that maps to SERDES lane 0 to lane 7 accordingly. Pins V28 and M26 must be tied to $XV_{DD}$ . Pins V27 and M25 must be tied to GND through a 300- $\Omega$ resistor. # 22.11 Guideline for PCI Interface Termination PCI termination if PCI 1 or PCI 2 is not used at all. Option 1 If PCI arbiter is enabled during POR: - All AD pins are driven to the stable states after POR. Therefore, all ADs pins can be floating. - All PCI control pins can be grouped together and tied to $OV_{DD}$ through a single 10-k $\Omega$ resistor. - It is optional to disable PCI block through DEVDISR register after POR reset. Option 2 If PCI arbiter is disabled during POR: - All AD pins are in the input state. Therefore, all ADs pins need to be grouped together and tied to OV<sub>DD</sub> through a single (or multiple) 10-kΩ resistor(s). - All PCI control pins can be grouped together and tied to $OV_{DD}$ through a single 10-k $\Omega$ resistor. - It is optional to disable PCI block through DEVDISR register after POR reset. ## 22.12 Guideline for LBIU Termination If the LBIU parity pins are not used, the following is the termination recommendation: - For LDP[0:3]—tie them to ground or the power supply rail via a 4.7-k $\Omega$ resistor. - For LPBSE—tie it to the power supply rail via a 4.7-k $\Omega$ resistor (pull-up resistor).