

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 1.0GHz                                                                |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                                 |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                      |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (4)                                                   |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                 |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8548ehxaqg |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the device. This device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

# 2.1.1 Absolute Maximum Ratings

The following table provides the absolute maximum ratings.

| Table 1. Absolute | Maximum | Ratings | 1 |
|-------------------|---------|---------|---|
|-------------------|---------|---------|---|

| Characteristic                                                                                                         |                                                                                                                 | Symbol                                      | Max Value                                                            | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------|------|-------|
| Core supply vo                                                                                                         | bltage                                                                                                          | V <sub>DD</sub>                             | -0.3 to 1.21                                                         | V    | —     |
| PLL supply voltage                                                                                                     |                                                                                                                 | AV <sub>DD</sub>                            | -0.3 to 1.21                                                         | V    | —     |
| Core power su                                                                                                          | pply for SerDes transceivers                                                                                    | SV <sub>DD</sub>                            | -0.3 to 1.21                                                         | V    | —     |
| Pad power sup                                                                                                          | oply for SerDes transceivers                                                                                    | XV <sub>DD</sub>                            | -0.3 to 1.21                                                         | V    | —     |
| DDR and DDR                                                                                                            | 2 DRAM I/O voltage                                                                                              | GV <sub>DD</sub>                            | -0.3 to 2.75<br>-0.3 to 1.98                                         | V    | 2     |
| Three-speed Ethernet I/O voltage                                                                                       |                                                                                                                 | LV <sub>DD</sub> (for eTSEC1<br>and eTSEC2) | -0.3 to 3.63<br>-0.3 to 2.75                                         | V    |       |
|                                                                                                                        |                                                                                                                 | TV <sub>DD</sub> (for eTSEC3<br>and eTSEC4) | -0.3 to 3.63<br>-0.3 to 2.75                                         |      | 3     |
| PCI/PCI-X, DUART, system control and power management, I <sup>2</sup> C, Ethernet MII management, and JTAG I/O voltage |                                                                                                                 | OV <sub>DD</sub>                            | -0.3 to 3.63                                                         | V    | _     |
| Local bus I/O                                                                                                          | /oltage                                                                                                         | BV <sub>DD</sub>                            | -0.3 to 3.63<br>-0.3 to 2.75                                         | V    | —     |
| Input voltage                                                                                                          | DDR/DDR2 DRAM signals                                                                                           | MV <sub>IN</sub>                            | –0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 4     |
|                                                                                                                        | DDR/DDR2 DRAM reference                                                                                         | MV <sub>REF</sub>                           | -0.3 to<br>(GV <sub>DD</sub> /2 + 0.3)                               | V    | —     |
|                                                                                                                        | Three-speed Ethernet I/O signals                                                                                | LV <sub>IN</sub><br>TV <sub>IN</sub>        | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V    | 4     |
|                                                                                                                        | Local bus signals                                                                                               | BV <sub>IN</sub>                            | -0.3 to (BV <sub>DD</sub> + 0.3)                                     | _    | —     |
|                                                                                                                        | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, Ethernet MII management, and JTAG signals | OV <sub>IN</sub>                            | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 4     |
|                                                                                                                        | PCI/PCI-X                                                                                                       | OV <sub>IN</sub>                            | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 4     |

### A summary of the FIFO AC specifications appears in Table 24 and Table 25.

| Parameter/Condition                                    | Symbol                              | Min | Тур | Max  | Unit |
|--------------------------------------------------------|-------------------------------------|-----|-----|------|------|
| TX_CLK, GTX_CLK clock period                           | t <sub>FIT</sub>                    | 5.3 | 8.0 | 100  | ns   |
| TX_CLK, GTX_CLK duty cycle                             | t <sub>FITH</sub> /t <sub>FIT</sub> | 45  | 50  | 55   | %    |
| TX_CLK, GTX_CLK peak-to-peak jitter                    | t <sub>FITJ</sub>                   | —   | _   | 250  | ps   |
| Rise time TX_CLK (20%–80%)                             | t <sub>FITR</sub>                   | —   | _   | 0.75 | ns   |
| Fall time TX_CLK (80%–20%)                             | t <sub>FITF</sub>                   | —   | _   | 0.75 | ns   |
| FIFO data TXD[7:0], TX_ER, TX_EN setup time to GTX_CLK | t <sub>FITDV</sub>                  | 2.0 | _   | —    | ns   |
| GTX_CLK to FIFO data TXD[7:0], TX_ER, TX_EN hold time  | t <sub>FITDX</sub>                  | 0.5 | _   | 3.0  | ns   |

#### Table 24. FIFO Mode Transmit AC Timing Specification

#### Table 25. FIFO Mode Receive AC Timing Specification

| Parameter/Condition                         | Symbol                              | Min | Тур | Мах  | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|------|------|
| RX_CLK clock period                         | t <sub>FIR</sub>                    | 5.3 | 8.0 | 100  | ns   |
| RX_CLK duty cycle                           | t <sub>FIRH</sub> /t <sub>FIR</sub> | 45  | 50  | 55   | %    |
| RX_CLK peak-to-peak jitter                  | t <sub>FIRJ</sub>                   | —   |     | 250  | ps   |
| Rise time RX_CLK (20%-80%)                  | t <sub>FIRR</sub>                   | —   | _   | 0.75 | ns   |
| Fall time RX_CLK (80%–20%)                  | t <sub>FIRF</sub>                   | —   | _   | 0.75 | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>FIRDV</sub>                  | 1.5 | _   | _    | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>FIRDX</sub>                  | 0.5 |     |      | ns   |

#### Note:

1. The minimum cycle period of the TX\_CLK and RX\_CLK is dependent on the maximum platform frequency of the speed bins the part belongs to as well as the FIFO mode under operation. See Section 4.5, "Platform to FIFO Restrictions."

#### Timing diagrams for FIFO appear in Figure 6 and Figure 7.



Figure 6. FIFO Transmit AC Timing Diagram

Figure 11 shows the MII transmit AC timing diagram.



Figure 11. MII Transmit AC Timing Diagram

### 8.2.3.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

| Table 29. MII Receive A | C Timing Specifications |
|-------------------------|-------------------------|
|-------------------------|-------------------------|

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> <sup>2</sup>       | _    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | _   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub> <sup>2</sup>      | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%–20%)            | t <sub>MRXF</sub> <sup>2</sup>      | 1.0  | _   | 4.0 | ns   |

Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.

Figure 12 provides the AC test load for eTSEC.



Figure 12. eTSEC AC Test Load

# **10.2 Local Bus AC Electrical Specifications**

This table describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V. For information about the frequency range of local bus, see Section 20.1, "Clock Ranges."

| Parameter                                                             | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                  | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | —     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 7, 8  |
| Input setup to local bus clock (except LGTA/LUPWAIT)                  | t <sub>LBIVKH1</sub>                | 1.8 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input setup to local bus clock                           | t <sub>LBIVKH2</sub>                | 1.7 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LGTA/LUPWAIT)                 | t <sub>LBIXKH1</sub>                | 1.0 | —   | ns   | 3, 4  |
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKH2</sub>                | 1.0 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>                 | 1.5 | —   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKHOV1</sub>                | —   | 2.0 | ns   | —     |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKHOV2</sub>                | —   | 2.2 | ns   | 3     |
| Local bus clock to address valid for LAD                              | t <sub>LBKHOV3</sub>                | —   | 2.3 | ns   | 3     |
| Local bus clock to LALE assertion                                     | t <sub>LBKHOV4</sub>                | —   | 2.3 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKHOX1</sub>                | 0.7 | —   | ns   | 3     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKHOX2</sub>                | 0.7 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKHOZ1</sub>                | _   | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKHOZ2</sub>                |     | 2.5 | ns   | 5     |

### Table 40. Local Bus Timing Parameters (BV<sub>DD</sub> = 3.3 V)—PLL Enabled

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 8. Guaranteed by design.

### NOTE

PLL bypass mode is required when LBIU frequency is at or below 83 MHz. When LBIU operates above 83 MHz, LBIU PLL is recommended to be enabled.

Figure 23 through Figure 28 show the local bus signals.



This table describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V with PLL disabled.

| Table 42. Local Bus Timing | Parameters—PLL Bypassed |
|----------------------------|-------------------------|
|----------------------------|-------------------------|

| Parameter                                             | Symbol <sup>1</sup>                 | Min  | Max | Unit | Notes |
|-------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Local bus cycle time                                  | t <sub>LBK</sub>                    | 12   | —   | ns   | 2     |
| Local bus duty cycle                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43   | 57  | %    | —     |
| Internal launch/capture clock to LCLK delay           | t <sub>lbkhkt</sub>                 | 2.3  | 4.4 | ns   | 8     |
| Input setup to local bus clock (except LGTA/LUPWAIT)  | t <sub>LBIVKH1</sub>                | 6.2  | —   | ns   | 4, 5  |
| LGTA/LUPWAIT input setup to local bus clock           | t <sub>LBIVKL2</sub>                | 6.1  | —   | ns   | 4, 5  |
| Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub>                | -1.8 | —   | ns   | 4, 5  |

#### Local Bus



Figure 24. Local Bus Signals (PLL Bypass Mode)

### NOTE

In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of  $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at falling edge of the internal clock with the exception of LGTA/LUPWAIT (which is captured on the rising edge of the internal clock).

# 16 High-Speed Serial Interfaces (HSSI)

The device features one Serializer/Deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express and/or serial RapidIO data transfers.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 16.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 38 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for the description. The figure shows a waveform for either a transmitter output (SD\_TX and  $\overline{SD}_TX$ ) or a receiver input (SD\_RX and  $\overline{SD}_RX$ ). Each signal swings between A volts and B volts where A > B.

Using this waveform, the definitions are as follows. To simplify the illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

• Single-ended swing

The transmitter output signals and the receiver input signals SD\_TX,  $\overline{SD}_TX$ ,  $\overline{SD}_RX$  and  $\overline{SD}_RX$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's single-ended swing.

- Differential output voltage,  $V_{OD}$  (or differential output swing): The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SD_TX} - V_{\overline{SD_TX}}$ . The  $V_{OD}$  value can be either positive or negative.
- Differential input voltage, V<sub>ID</sub> (or differential input swing): The differential input voltage (or swing) of the receiver, V<sub>ID</sub>, is defined as the difference of the two complimentary input voltages: V<sub>SD\_RX</sub> – V<sub>SD\_RX</sub>. The V<sub>ID</sub> value can be either positive or negative.
- Differential peak voltage,  $V_{DIFFp}$ The peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak voltage,  $V_{DIFFp} = |A - B|$  volts.
- Differential peak-to-peak,  $V_{DIFFp-p}$ Because the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A - B)|$  volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-to-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .
- Common mode voltage,  $V_{cm}$ The common mode voltage is equal to one half of the sum of the voltages between each conductor

#### High-Speed Serial Interfaces (HSSI)







Figure 42. Single-Ended Reference Clock Input DC Requirements

## 16.2.3 Interfacing with Other Differential Signaling Levels

- With on-chip termination to SGND\_SRDSn (xcorevss), the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC-coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### NOTE

Figure 43 through Figure 46 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the SerDes reference clock receiver requirement provided in this document.

# 17 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8548E.

# 17.1 <u>DC Requirements</u> for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 16.2, "SerDes Reference Clocks."

# **17.2 AC Requirements for PCI Express SerDes Clocks**

Table 55 lists the AC requirements for the PCI Express SerDes clocks.

| Table 55. SD_REF_CLK and SD_ | REF_CLK AC Requirements |
|------------------------------|-------------------------|
|------------------------------|-------------------------|

| Symbol             | Parameter Description                                                                     | Min | Тур | Max | Unit | Notes |
|--------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|-------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                         | _   | 10  | _   | ns   | 1     |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles. | —   | _   | 100 | ps   | —     |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location.              | -50 |     | 50  | ps   | _     |

Note:

1. Typical based on PCI Express Specification 2.0.

# 17.3 Clocking Dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm$ 300 ppm tolerance.

# 17.4 Physical Layer Specifications

The following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer see *PCI Express Base Specification. Rev. 1.0a.* 

# 17.4.1 Differential Transmitter (TX) Output

Table 56 defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

# 18.3 Signal Definitions

LP-serial links use differential signaling. This section defines terms used in the description and specification of differential signals. Figure 51 shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and  $\overline{TD}$ ) or a receiver input (RD and  $\overline{RD}$ ). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows:

- 1. The transmitter output signals and the receiver input signals TD,  $\overline{\text{TD}}$ , RD, and  $\overline{\text{RD}}$  each have a peak-to-peak swing of A B volts.
- 2. The differential output signal of the transmitter,  $V_{OD}$ , is defined as  $V_{TD} V_{\overline{TD}}$ .
- 3. The differential input signal of the receiver,  $V_{ID}$ , is defined as  $V_{RD} V_{\overline{RD}}$ .
- 4. The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B) volts.
- 5. The peak value of the differential transmitter output signal and the differential receiver input signal is A B volts.
- 6. The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is  $2 \times (A B)$  volts.



Figure 51. Differential Peak–Peak Voltage of Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (current mode logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 and 2.0 V. Using these values, the peak-to-peak voltage swing of the signals TD and TD is 500 mVp-p. The differential output signal ranges between 500 and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mVp-p.

# 18.4 Equalization

With the use of high-speed serial links, the interconnect media causes degradation of the signal at the receiver. Effects such as inter-symbol interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are:

- A passive high pass filter network placed at the receiver. This is often referred to as passive equalization.
- The use of active circuits in the receiver. This is often referred to as adaptive equalization.

# 18.8 Receiver Eye Diagrams

For each baud rate at which an LP-serial receiver is specified to operate, the receiver shall meet the corresponding bit error rate specification (Table 66, Table 67, and Table 68) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the receiver input compliance mask shown in Figure 54 with the parameters specified in Table 69. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a  $100-\Omega \pm 5\%$  differential resistive load.



Figure 54. Receiver Input Compliance Mask

Table 69. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter

| Receiver Type | V <sub>DIFF</sub> min<br>(mV) | V <sub>DIFF</sub> max<br>(mV) | A (UI) | B (UI) |  |
|---------------|-------------------------------|-------------------------------|--------|--------|--|
| 1.25 GBaud    | 100                           | 800                           | 0.275  | 0.400  |  |
| 2.5 GBaud     | 100                           | 800                           | 0.275  | 0.400  |  |
| 3.125 GBaud   | 100                           | 800                           | 0.275  | 0.400  |  |

# **18.9 Measurement and Test Requirements**

Since the LP-serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of IEEE Std. 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. Additionally, the CJPAT test pattern defined in Annex 48A of IEEE Std.

**Package Description** 



- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Capacitors may not be present on all devices.
- 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top.
- 7. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 8. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

### Figure 56. Mechanical Dimensions and Bottom Surface Nomenclature of the FC-PBGA with Stamped Lid

| Table 72. | MPC8547E | <b>Pinout Listing</b> | (continued) |
|-----------|----------|-----------------------|-------------|
|           |          | i mout Listing        | (continued) |

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin Type                                                            | Power<br>Supply  | Notes        |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------|--------------|--|--|
| DFT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                     |                  |              |  |  |
| L1_TSTCLK          | AC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                                   | OV <sub>DD</sub> | 25           |  |  |
| L2_TSTCLK          | AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                                   | OV <sub>DD</sub> | 25           |  |  |
| LSSD_MODE          | AH20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                                   | OV <sub>DD</sub> | 25           |  |  |
| TEST_SEL           | AH14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                                   | OV <sub>DD</sub> | 25           |  |  |
| Thermal Management |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                     |                  |              |  |  |
| THERMO             | AG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                     |                  | 14           |  |  |
| THERM1             | AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                     |                  | 14           |  |  |
|                    | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                     |                  |              |  |  |
| ASLEEP             | AH18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                   | $OV_{DD}$        | 9, 19,<br>29 |  |  |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |                  |              |  |  |
| GND                | <ul> <li>A11, B7, B24, C1, C3, C5, C12, C15, C26, D8,<br/>D11, D16, D20, D22, E1, E5, E9, E12, E15, E17,</li> <li>F4, F26, G12, G15, G18, G21, G24, H2, H6, H8,<br/>H28, J4, J12, J15, J17, J27, K7, K9, K11, K27,</li> <li>L3, L5, L12, L16, N11, N13, N15, N17, N19, P4,<br/>P9, P12, P14, P16, P18, R11, R13, R15, R17,<br/>R19, T4, T12, T14, T16, T18, U8, U11, U13,</li> <li>U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9,<br/>Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4,<br/>AC2, AC11, AC19, AC26, AD5, AD9, AD22,<br/>AE3, AE14, AF6, AF10, AF13, AG8, AG27,</li> <li>K28, L24, L26, N24, N27, P25, R28, T24, T26,</li> <li>U24, V25, W28, Y24, Y26, AA24, AA27, AB25,</li> <li>AC28, L21, L23, N22, P20, R23, T21, U22, V20,<br/>W23, Y21, U27</li> </ul> | _                                                                   | _                | _            |  |  |
| OV <sub>DD</sub>   | V16, W11, W14, Y18, AA13, AA21, AB11,<br>AB17, AB24, AC4, AC9, AC21, AD6, AD13,<br>AD17, AD19, AE10, AE8, AE24, AF4, AF12,<br>AF22, AF27, AG26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for PCI<br>and other<br>standards<br>(3.3 V)                  | OV <sub>DD</sub> |              |  |  |
| LV <sub>DD</sub>   | N8, R7, T9, U6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)                   | LV <sub>DD</sub> | —            |  |  |
| TV <sub>DD</sub>   | W9, Y6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)                   | TV <sub>DD</sub> | _            |  |  |
| GV <sub>DD</sub>   | B3, B11, C7, C9, C14, C17, D4, D6, D10, D15,<br>E2, E8, E11, E18, F5, F12, F16, G3, G7, G9,<br>G11, H5, H12, H15, H17, J10, K3, K12, K16,<br>K18, L6, M4, M8, M13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>DDR1 and<br>DDR2 DRAM<br>I/O voltage<br>(1.8 V, 2.5 V) | GV <sub>DD</sub> |              |  |  |

#### Package Description

| Signal                            | Package Pin Number                                                                                                                                                      | Pin Type | Power<br>Supply  | Notes        |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|--------------|--|--|--|
| MDIC[0:1]                         | A19, B19                                                                                                                                                                | I/O      | GV <sub>DD</sub> | 36           |  |  |  |
| Local Bus Controller Interface    |                                                                                                                                                                         |          |                  |              |  |  |  |
| LAD[0:31]                         | E27, B20, H19, F25, A20, C19, E28, J23, A25,<br>K22, B28, D27, D19, J22, K20, D28, D25, B25,<br>E22, F22, F21, C25, C22, B23, F20, A23, A22,<br>E19, A21, D21, F19, B21 | I/O      | BV <sub>DD</sub> |              |  |  |  |
| LDP[0:3]                          | K21, C28, B26, B22                                                                                                                                                      | I/O      | BV <sub>DD</sub> | _            |  |  |  |
| LA[27]                            | H21                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LA[28:31]                         | H20, A27, D26, A28                                                                                                                                                      | 0        | BV <sub>DD</sub> | 5, 7, 9      |  |  |  |
| LCS[0:4]                          | J25, C20, J24, G26, A26                                                                                                                                                 | 0        | BV <sub>DD</sub> | —            |  |  |  |
| LCS5/DMA_DREQ2                    | D23                                                                                                                                                                     | I/O      | BV <sub>DD</sub> | 1            |  |  |  |
| LCS6/DMA_DACK2                    | G20                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 1            |  |  |  |
| LCS7/DMA_DDONE2                   | E21                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 1            |  |  |  |
| LWE0/LBS0/LSDDQM[0]               | G25                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LWE1/LBS1/LSDDQM[1]               | C23                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LWE2/LBS2/LSDDQM[2]               | J21                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LWE3/LBS3/LSDDQM[3]               | A24                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LALE                              | H24                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |
| LBCTL                             | G27                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |
| LGPL0/LSDA10                      | F23                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LGPL1/LSDWE                       | G22                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LGPL2/LOE/LSDRAS                  | B27                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 8, 9      |  |  |  |
| LGPL3/LSDCAS                      | F24                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LGPL4/LGTA/LUPWAIT/LPBSE          | H23                                                                                                                                                                     | I/O      | BV <sub>DD</sub> | —            |  |  |  |
| LGPL5                             | E26                                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5, 9         |  |  |  |
| LCKE                              | E24                                                                                                                                                                     | 0        | BV <sub>DD</sub> | —            |  |  |  |
| LCLK[0:2]                         | E23, D24, H22                                                                                                                                                           | 0        | BV <sub>DD</sub> | —            |  |  |  |
| LSYNC_IN                          | F27                                                                                                                                                                     | I        | BV <sub>DD</sub> | —            |  |  |  |
| LSYNC_OUT                         | F28                                                                                                                                                                     | 0        | BV <sub>DD</sub> | —            |  |  |  |
|                                   | DMA                                                                                                                                                                     |          | I                |              |  |  |  |
| DMA_DACK[0:1]                     | AD3, AE1                                                                                                                                                                | 0        | OV <sub>DD</sub> | 5, 9,<br>106 |  |  |  |
| DMA_DREQ[0:1]                     | AD4, AE2                                                                                                                                                                | I        | OV <sub>DD</sub> | -            |  |  |  |
| DMA_DDONE[0:1]                    | AD2, AD1                                                                                                                                                                | 0        | OV <sub>DD</sub> | -            |  |  |  |
| Programmable Interrupt Controller |                                                                                                                                                                         |          |                  |              |  |  |  |

Package Description

| Signal                | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes |
|-----------------------|------------------------------------------------|----------|------------------|-------|
| UDE                   | AH16                                           | I        | OV <sub>DD</sub> | —     |
| MCP                   | AG19                                           | I        | OV <sub>DD</sub> | —     |
| IRQ[0:7]              | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I        | OV <sub>DD</sub> | _     |
| IRQ[8]                | AF19                                           | I        | OV <sub>DD</sub> | —     |
| IRQ[9]/DMA_DREQ3      | AF21                                           | I        | OV <sub>DD</sub> | 1     |
| IRQ[10]/DMA_DACK3     | AE19                                           | I/O      | OV <sub>DD</sub> | 1     |
| IRQ[11]/DMA_DDONE3    | AD20                                           | I/O      | OV <sub>DD</sub> | 1     |
| IRQ_OUT               | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4  |
|                       | Ethernet Management Interface                  |          |                  |       |
| EC_MDC                | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9  |
| EC_MDIO               | AC8                                            | I/O      | OV <sub>DD</sub> | —     |
|                       | Gigabit Reference Clock                        |          | •                | •     |
| EC_GTX_CLK125         | V11                                            | I        | LV <sub>DD</sub> | —     |
| Tł                    | ree-Speed Ethernet Controller (Gigabit Ethern  | et 1)    | •                |       |
| TSEC1_RXD[7:0]        | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —     |
| TSEC1_TXD[7:0]        | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9  |
| TSEC1_COL             | R4                                             | I        | LV <sub>DD</sub> | —     |
| TSEC1_CRS             | V5                                             | I/O      | LV <sub>DD</sub> | 20    |
| TSEC1_GTX_CLK         | U7                                             | 0        | LV <sub>DD</sub> | —     |
| TSEC1_RX_CLK          | U3                                             | I        | LV <sub>DD</sub> | —     |
| TSEC1_RX_DV           | V2                                             | I        | LV <sub>DD</sub> | —     |
| TSEC1_RX_ER           | T1                                             | I        | LV <sub>DD</sub> | —     |
| TSEC1_TX_CLK          | Т6                                             | I        | LV <sub>DD</sub> | —     |
| TSEC1_TX_EN           | U9                                             | 0        | LV <sub>DD</sub> | 30    |
| TSEC1_TX_ER           | Τ7                                             | 0        | LV <sub>DD</sub> | —     |
| GPIN[0:7]             | P2, R2, N1, N2, P3, M2, M1, N3                 | I        | LV <sub>DD</sub> | 103   |
| GPOUT[0:5]            | N9, N10, P8, N7, R9, N5                        | 0        | LV <sub>DD</sub> | —     |
| cfg_dram_type0/GPOUT6 | R8                                             | 0        | LV <sub>DD</sub> | 5, 9  |
| GPOUT7                | N6                                             | 0        | LV <sub>DD</sub> | -     |
| Reserved              | P1                                             | _        | —                | 104   |
| Reserved              | R6                                             | _        | —                | 104   |
| Reserved              | P6                                             | _        | -                | 15    |
| Reserved              | N4                                             |          |                  | 105   |

| Signal        | Package Pin Number | Pin Type | Power<br>Supply | Notes |
|---------------|--------------------|----------|-----------------|-------|
| SD_IMP_CAL_RX | L28                | Ι        | 200 Ω to<br>GND |       |
| SD_IMP_CAL_TX | AB26               | I        | 100 Ω to<br>GND | _     |
| SD_PLL_TPA    | U26                | 0        |                 | 24    |

#### Table 73. MPC8545E Pinout Listing (continued)

Note: All note references in this table use the same numbers as those for Table 71. See Table 71 for the meanings of these notes.

Table 74 provides the pin-out listing for the MPC8543E 783 FC-PBGA package.

### NOTE

All note references in the following table use the same numbers as those for Table 71. See Table 71 for the meanings of these notes.

Table 74. MPC8543E Pinout Listing

| Signal         | Package Pin Number                                                                                                                                                                            | Pin Type | Power<br>Supply  | Notes    |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------|
|                | PCI1 (One 32-Bit)                                                                                                                                                                             |          |                  |          |
| Reserved       | AB14, AC15, AA15, Y16, W16, AB16, AC16,<br>AA16, AE17, AA18, W18, AC17, AD16, AE16,<br>Y17, AC18,                                                                                             | _        | _                | 110      |
| GPOUT[8:15]    | AB18, AA19, AB19, AB21, AA20, AC20, AB20,<br>AB22                                                                                                                                             | 0        | OV <sub>DD</sub> | —        |
| GPIN[8:15]     | AC22, AD21, AB23, AF23, AD23, AE23, AC23, AC24                                                                                                                                                | I        | OV <sub>DD</sub> | 111      |
| PCI1_AD[31:0]  | AH6, AE7, AF7, AG7, AH7, AF8, AH8, AE9,<br>AH9, AC10, AB10, AD10, AG10, AA10, AH10,<br>AA11, AB12, AE12, AG12, AH12, AB13, AA12,<br>AC13, AE13, Y14, W13, AG13, V14, AH13,<br>AC14, Y15, AB15 | I/O      | OV <sub>DD</sub> | 17       |
| Reserved       | AF15, AD14, AE15, AD15                                                                                                                                                                        | _        | _                | 110      |
| PCI1_C_BE[3:0] | AF9, AD11, Y12, Y13                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 17       |
| Reserved       | W15                                                                                                                                                                                           | _        | _                | 110      |
| PCI1_GNT[4:1]  | AG6, AE6, AF5, AH5                                                                                                                                                                            | 0        | OV <sub>DD</sub> | 5, 9, 35 |
| PCI1_GNT0      | AG5                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | —        |
| PCI1_IRDY      | AF11                                                                                                                                                                                          | I/O      | OV <sub>DD</sub> | 2        |
| PCI1_PAR       | AD12                                                                                                                                                                                          | I/O      | OV <sub>DD</sub> | —        |
| PCI1_PERR      | AC12                                                                                                                                                                                          | I/O      | OV <sub>DD</sub> | 2        |
| PCI1_SERR      | V13                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 2, 4     |
| PCI1_STOP      | W12                                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 2        |

| Signal                 | Package Pin Number                       | Pin Type | Power<br>Supply  | Notes           |  |  |
|------------------------|------------------------------------------|----------|------------------|-----------------|--|--|
| IIC1_SDA               | AG21                                     | I/O      | OV <sub>DD</sub> | 4, 27           |  |  |
| IIC2_SCL               | AG15                                     | I/O      | OV <sub>DD</sub> | 4, 27           |  |  |
| IIC2_SDA               | AG14                                     | I/O      | OV <sub>DD</sub> | 4, 27           |  |  |
|                        | SerDes                                   |          |                  |                 |  |  |
| SD_RX[0:7]             | M28, N26, P28, R26, W26, Y28, AA26, AB28 | I        | XV <sub>DD</sub> | —               |  |  |
| SD_RX[0:7]             | M27, N25, P27, R25, W25, Y27, AA25, AB27 | I        | XV <sub>DD</sub> | —               |  |  |
| SD_TX[0:7]             | M22, N20, P22, R20, U20, V22, W20, Y22   | 0        | XV <sub>DD</sub> | —               |  |  |
| SD_TX[0:7]             | M23, N21, P23, R21, U21, V23, W21, Y23   | 0        | XV <sub>DD</sub> | —               |  |  |
| SD_PLL_TPD             | U28                                      | 0        | XV <sub>DD</sub> | 24              |  |  |
| SD_REF_CLK             | T28                                      | I        | XV <sub>DD</sub> | —               |  |  |
| SD_REF_CLK             | T27                                      | I        | XV <sub>DD</sub> | —               |  |  |
| Reserved               | AC1, AC3                                 | —        | —                | 2               |  |  |
| Reserved               | M26, V28                                 | —        | _                | 32              |  |  |
| Reserved               | M25, V27                                 | _        | _                | 34              |  |  |
| Reserved               | M20, M21, T22, T23                       | —        | —                | 38              |  |  |
|                        | General-Purpose Output                   |          |                  |                 |  |  |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23   | 0        | BV <sub>DD</sub> | —               |  |  |
| System Control         |                                          |          |                  |                 |  |  |
| HRESET                 | AG17                                     | I        | OV <sub>DD</sub> | —               |  |  |
| HRESET_REQ             | AG16                                     | 0        | OV <sub>DD</sub> | 29              |  |  |
| SRESET                 | AG20                                     | I        | OV <sub>DD</sub> | —               |  |  |
| CKSTP_IN               | AA9                                      | I        | OV <sub>DD</sub> | —               |  |  |
| CKSTP_OUT              | AA8                                      | 0        | OV <sub>DD</sub> | 2, 4            |  |  |
|                        | Debug                                    |          |                  |                 |  |  |
| TRIG_IN                | AB2                                      | I        | OV <sub>DD</sub> | —               |  |  |
| TRIG_OUT/READY/QUIESCE | AB1                                      | 0        | OV <sub>DD</sub> | 6, 9, 19,<br>29 |  |  |
| MSRCID[0:1]            | AE4, AG2                                 | 0        | OV <sub>DD</sub> | 5, 6, 9         |  |  |
| MSRCID[2:4]            | AF3, AF1, AF2                            | 0        | OV <sub>DD</sub> | 6, 19, 29       |  |  |
| MDVAL                  | AE5                                      | 0        | OV <sub>DD</sub> | 6               |  |  |
| CLK_OUT                | CLK_OUT AE21                             |          | OV <sub>DD</sub> | 11              |  |  |
|                        | Clock                                    |          |                  |                 |  |  |
| RTC                    | AF16                                     | I        | OV <sub>DD</sub> |                 |  |  |
| SYSCLK                 | AH17                                     |          | OV <sub>DD</sub> |                 |  |  |

# 20 Clocking

This section describes the PLL configuration of the device. Note that the platform clock is identical to the core complex bus (CCB) clock.

# 20.1 Clock Ranges

Table 75 through Table 77 provide the clocking specifications for the processor cores and Table 78, through Table 80 provide the clocking specifications for the memory bus.

| Characteristic                | Maximum Pr |      | Processor Core F |      | Frequency  |      | Unit | Notes |
|-------------------------------|------------|------|------------------|------|------------|------|------|-------|
|                               |            |      |                  |      | 1333 10172 |      |      |       |
|                               | Min        | Мах  | Min              | Мах  | Min        | Мах  |      |       |
| e500 core processor frequency | 800        | 1000 | 800              | 1200 | 800        | 1333 | MHz  | 1, 2  |

 Table 75. Processor Core Clocking Specifications (MPC8548E and MPC8547E)

Notes:

 Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.) The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

### Table 76. Processor Core Clocking Specifications (MPC8545E)

|                               | Maximum Processor Core Frequency |     |          |      |          |      |      |       |
|-------------------------------|----------------------------------|-----|----------|------|----------|------|------|-------|
| Characteristic                | 800 MHz                          |     | 1000 MHz |      | 1200 MHz |      | Unit | Notes |
|                               | Min                              | Max | Min      | Max  | Min      | Max  |      |       |
| e500 core processor frequency | 800                              | 800 | 800      | 1000 | 800      | 1200 | MHz  | 1, 2  |

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.

2.)The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.

# 20.3 e500 Core PLL Ratio

This table describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LBCTL, LALE, and LGPL2 at power up, as shown in this table.

| Binary Value of<br>LBCTL, LALE, LGPL2<br>Signals | e500 core:CCB Clock Ratio | Binary Value of<br>LBCTL, LALE, LGPL2<br>Signals | e500 core:CCB Clock Ratio |  |  |
|--------------------------------------------------|---------------------------|--------------------------------------------------|---------------------------|--|--|
| 000                                              | 4:1                       | 100                                              | 2:1                       |  |  |
| 001                                              | 9:2                       | 101                                              | 5:2                       |  |  |
| 010                                              | Reserved                  | 110                                              | 3:1                       |  |  |
| 011                                              | 3:2                       | 111                                              | 7:2                       |  |  |

| Table 82. e500 Core to | <b>CCB Clock Ratio</b> |
|------------------------|------------------------|
|------------------------|------------------------|

# 20.4 Frequency Options

Table 83This table shows the expected frequency values for the platform frequency when using a CCB clock to SYSCLK ratio in comparison to the memory bus clock speed.

| CCB to<br>SYSCLK Ratio | SYSCLK (MHz) |     |       |            |           |           |     |     |        |
|------------------------|--------------|-----|-------|------------|-----------|-----------|-----|-----|--------|
|                        | 16.66        | 25  | 33.33 | 41.66      | 66.66     | 83        | 100 | 111 | 133.33 |
|                        |              |     | ļ     | Platform/C | CB Freque | ency (MHz | )   |     |        |
| 2                      |              |     |       |            |           |           |     |     |        |
| 3                      |              |     |       |            |           |           |     | 333 | 400    |
| 4                      |              |     |       |            |           | 333       | 400 | 445 | 533    |
| 5                      |              |     |       |            | 333       | 415       | 500 |     |        |
| 6                      |              |     |       |            | 400       | 500       |     | -   |        |
| 8                      |              |     |       | 333        | 533       |           |     |     |        |
| 9                      |              |     |       | 375        |           |           |     |     |        |
| 10                     |              |     | 333   | 417        |           |           |     |     |        |
| 12                     |              |     | 400   | 500        |           |           |     |     |        |
| 16                     |              | 400 | 533   |            | -         |           |     |     |        |
| 20                     | 333          | 500 |       | -          |           |           |     |     |        |

Table 83. Frequency Options of SYSCLK with Respect to Memory Bus Speeds

**Note:** Due to errata Gen 13 the max sys clk frequency must not exceed 100 MHz if the core clk frequency is below 1200 MHz.

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 04/2008 | <ul> <li>Removed 1:1 support on Table 82, "e500 Core to CCB Clock Ratio."</li> <li>Removed MDM from Table 18, "DDR SDRAM Input AC Timing Specifications." MDM is an Output.</li> <li>Figure 57, "PLL Power Supply Filter Circuit with PLAT Pins" (AVDD_PLAT).</li> <li>Figure 58, "PLL Power Supply Filter Circuit with CORE Pins" (AVDD_CORE).</li> <li>Split Figure 59, "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit.") into three figures: the original (now specific for AVDD_PCI/AVDD_LBIU) and two new ones.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1              | 10/2007 | <ul> <li>Adjusted maximum SYSCLK frequency down in Table 5, "SYSCLK AC Timing Specifications" per device erratum GEN-13.</li> <li>Clarified notes to Table 6, "EC_GTX_CLK125 AC Timing Specifications."</li> <li>Added Section 4.4, "PCI/PCL-X Reference Clock Timing."</li> <li>Clarified descriptions and added PCI/PCI-X to Table 9, "PLL Lock Times."</li> <li>Removed support for 266 and 200 Mbps data rates per device erratum GEN-13 in Section 6, "DDR and DDR2 SDRAM."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 29, "GMII, MII, RMII, and TBI DC Electrical Characteristics."</li> <li>Corrected V<sub>IL</sub>(max) in Table 22, "GMII, MII, RMII, TBI, RGMII, RTBI, and FIFO DC Electrical Characteristics."</li> <li>Removed DC parameters from Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 32, Table 34, and Table 35.</li> <li>Corrected V<sub>IH</sub>(min) in Table 36, "MII Management DC Electrical Characteristics."</li> <li>Corrected V<sub>IH</sub>(min) in Table 37, "MII Management AC Timing Specifications."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKH2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKH2</sub> in Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled" and Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKL2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKL2</sub> in Table 42, "Local Bus Timing Parameters —PLL Bypassed." Note that t<sub>LBIVKL2</sub> and t<sub>LBIXKL2</sub> in Table 42, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LUPWAIT signal to Figure 23, "Local Bus Signals (PLL Enabled)" and Figure 24, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LOPWAIT assertion in Figure 26, Figure 27 and Figure 28.</li> <li>Carrified the PCI reference clock in Section 15.2, "PCI/PCI-X AC Electrical Specifications"</li> <li>Added LOP</li></ul> |
| 0              | 07/2007 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### Table 88. Document Revision History (continued)