

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

-XF

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 1.2GHz                                                      |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                       |
| RAM Controllers                 | DDR, DDR2, SDRAM                                            |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | -                                                           |
| Ethernet                        | 10/100/1000Mbps (4)                                         |
| SATA                            | -                                                           |
| USB                             | -                                                           |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                            |
| Security Features               | Cryptography, Random Number Generator                       |
| Package / Case                  | 783-BBGA, FCBGA                                             |
| Supplier Device Package         | 783-FCBGA (29x29)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8548evtatgb |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Overview



Figure 1. Device Block Diagram

## 1.1 Key Features

The following list provides an overview of the device feature set:

- High-performance 32-bit core built on Power Architecture® technology.
  - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can be locked entirely or on a per-line basis, with separate locking for instructions and data.
  - Signal-processing engine (SPE) APU (auxiliary processing unit). Provides an extensive instruction set for vector (64-bit) integer and fractional operations. These instructions use both the upper and lower words of the 64-bit GPRs as they are defined by the SPE APU.
  - Double-precision floating-point APU. Provides an instruction set for double-precision (64-bit) floating-point instructions that use the 64-bit GPRs.
  - 36-bit real addressing
  - Embedded vector and scalar single-precision floating-point APUs. Provide an instruction set for single-precision (32-bit) floating-point instructions.
  - Memory management unit (MMU). Especially designed for embedded applications. Supports 4-Kbyte to 4-Gbyte page sizes.
  - Enhanced hardware and software debug support

| Characteristic             | Symbol | Recommended<br>Value | Unit | Notes |
|----------------------------|--------|----------------------|------|-------|
| Junction temperature range | Tj     | 0 to 105             | °C   | _     |
|                            |        |                      |      |       |

#### Table 2. Recommended Operating Conditions (continued)

#### Notes:

1. This voltage is the input to the filter discussed in Section 22.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

- Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. Caution: L/TV<sub>IN</sub> must not exceed L/TV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

The following figure shows the undershoot and overshoot voltages at the interfaces of this device.



The core voltage must always be provided at nominal 1.1 V. Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.

# 4 Input Clocks

This section discusses the timing for the input clocks.

# 4.1 System Clock Timing

The following table provides the system clock (SYSCLK) AC timing specifications for the device.

### Table 5. SYSCLK AC Timing Specifications

At recommended operating conditions (see Table 2) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition       | Symbol                                | Min | Тур | Мах  | Unit | Notes      |
|---------------------------|---------------------------------------|-----|-----|------|------|------------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | 16  | —   | 133  | MHz  | 1, 6, 7, 8 |
| SYSCLK cycle time         | t <sub>SYSCLK</sub>                   | 7.5 | —   | 60   | ns   | 6, 7, 8    |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0 | 1.2  | ns   | 2          |
| SYSCLK duty cycle         | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | —   | 60   | %    | 3          |
| SYSCLK jitter             | _                                     | —   | —   | ±150 | ps   | 4, 5       |

Notes:

- Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. See Section 20.2, "CCB/SYSCLK PLL Ratio," and Section 20.3, "e500 Core PLL Ratio," for ratio settings.
- 2. Rise and fall times for SYSCLK are measured at 0.6 and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The SYSCLK driver's closed loop jitter bandwidth must be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYSCLK drivers with the specified jitter.
- 6. This parameter has been adjusted slower according to the workaround for device erratum GEN 13.
- 7. For spread spectrum clocking. Guidelines are + 0% to -1% down spread at modulation rate between 20 and 60 kHz on SYSCLK.
- 8. System with operating core frequency less than 1200 MHz must limit SYSCLK frequency to 100 MHz maximum.

# 4.2 Real Time Clock Timing

The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal must be greater than 2x the period of the CCB clock. That is, minimum clock high time is  $2 \times t_{CCB}$ , and minimum clock low time is  $2 \times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

Table 13 provides the recommended operating conditions for the DDR SDRAM controller when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

| Parameter/Condition                             | Symbol            | Min                      | Max                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 \times GV_{DD}$    | $0.51 \times GV_{DD}$    | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub>   | -50                      | 50                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub>   | -16.2                    | —                        | mA   | —     |
| Output low current ( $V_{OUT} = 0.35 V$ )       | I <sub>OL</sub>   | 16.2                     | —                        | mA   | —     |

| Table 13  | DDR SDRAM   | DC Electrical | Characteristics  | for GV | (tvn) = 2 | 25 V  |
|-----------|-------------|---------------|------------------|--------|-----------|-------|
| Table 15. | DDIX SDIXAM |               | Gilaracteristics |        | (()) – 4  | 1.J V |

#### Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm V}_{\rm DD}$  at all times.

2. MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail must track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 14 provides the DDR I/O capacitance when  $GV_{DD}(typ) = 2.5$  V.

#### Table 14. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

#### Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 15. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter/Condition                | Symbol             | Min | Мах | Unit | Notes |
|------------------------------------|--------------------|-----|-----|------|-------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1     |

#### Note:

1. The voltage regulator for  $MV_{REF}$  must be able to supply up to 500  $\mu$ A current.

# 9 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, RMII, TBI, and RTBI are specified in "Section 8, "Enhanced Three-Speed Ethernet (eTSEC)."

# 9.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| Parameter                                                            | Symbol           | Min  | Мах                    | Unit |
|----------------------------------------------------------------------|------------------|------|------------------------|------|
| Supply voltage (3.3 V)                                               | OV <sub>DD</sub> | 3.13 | 3.47                   | V    |
| Output high voltage ( $OV_{DD} = Min, I_{OH} = -1.0 mA$ )            | V <sub>OH</sub>  | 2.10 | OV <sub>DD</sub> + 0.3 | V    |
| Output low voltage (OV <sub>DD</sub> =Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub>  | GND  | 0.50                   | V    |
| Input high voltage                                                   | V <sub>IH</sub>  | 2.0  | —                      | V    |
| Input low voltage                                                    | V <sub>IL</sub>  | —    | 0.90                   | V    |
| Input high current ( $OV_{DD} = Max, V_{IN}^{1} = 2.1 V$ )           | I <sub>IH</sub>  | —    | 40                     | μA   |
| Input low current ( $OV_{DD} = Max, V_{IN} = 0.5 V$ )                | I <sub>IL</sub>  | -600 | —                      | μΑ   |

Table 36. MII Management DC Electrical Characteristics

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# 9.2 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

### Table 37. MII Management AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  is 3.3 V ± 5%.

| Parameter                  | Symbol <sup>1</sup> | Min                             | Тур | Мах                                    | Unit | Notes   |
|----------------------------|---------------------|---------------------------------|-----|----------------------------------------|------|---------|
| MDC frequency              | f <sub>MDC</sub>    | 0.72                            | 2.5 | 8.3                                    | MHz  | 2, 3, 4 |
| MDC period                 | t <sub>MDC</sub>    | 120.5                           |     | 1389                                   | ns   | —       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                              |     | —                                      | ns   | —       |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> | $16 \times t_{CCB}$             |     | —                                      | ns   | 5       |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | (16 × t <sub>CCB</sub> × 8) – 3 |     | $(16 \times t_{\rm CCB} \times 8) + 3$ | ns   | 5       |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5                               |     | —                                      | ns   | —       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                               |     | —                                      | ns   | —       |
| MDC rise time              | t <sub>MDCR</sub>   | _                               | _   | 10                                     | ns   | 4       |

#### **Ethernet Management Interface Electrical Characteristics**

#### Table 37. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V ± 5%.

| Parameter     | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time | t <sub>MDHF</sub>   | _   |     | 10  | ns   | 4     |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- 2. This parameter is dependent on the eTSEC system clock speed, which is half of the Platform Frequency (f<sub>CCB</sub>). The actual ECn\_MDC output clock frequency for a specific eTSEC port can be programmed by configuring the MgmtClk bit field of device's MIIMCFG register, based on the platform (CCB) clock running for the device. The formula is: Platform Frequency (CCB) ÷ (2 × Frequency Divider determined by MIICFG[MgmtClk] encoding selection). For example, if MIICFG[MgmtClk] = 000 and the platform (CCB) is currently running at 533 MHz, f<sub>MDC</sub> = 533) ÷ (2 × 4 × 8) = 533) ÷ 64 = 8.3 MHz. That is, for a system running at a particular platform frequency (f<sub>CCB</sub>), the ECn\_MDC output clock frequency can be programmed between maximum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 64 and minimum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 448. See 14.5.3.6.6, "MII Management Configuration Register (MIIMCFG)," in the MPC8548E PowerQUICC™ III Integrated Processor Family Reference Manual for more detail.
- 3. The maximum ECn\_MDC output clock frequency is defined based on the maximum platform frequency for device (533 MHz) divided by 64, while the minimum ECn\_MDC output clock frequency is defined based on the minimum platform frequency for device (333 MHz) divided by 448, following the formula described in Note 2 above.
- 4. Guaranteed by design.
- 5. t<sub>CCB</sub> is the platform (CCB) clock period.

Figure 21 shows the MII management AC timing diagram.



Figure 21. MII Management Interface Timing Diagram

| Parameter                                                             | Symbol <sup>1</sup>  | Min  | Max  | Unit | Notes |
|-----------------------------------------------------------------------|----------------------|------|------|------|-------|
| LGTA/LUPWAIT input hold from local bus clock                          | t <sub>LBIXKL2</sub> | -1.3 |      | ns   | 4, 5  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) | t <sub>LBOTOT</sub>  | 1.5  |      | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)             | t <sub>LBKLOV1</sub> | _    | -0.3 | ns   |       |
| Local bus clock to data valid for LAD/LDP                             | t <sub>LBKLOV2</sub> | _    | -0.1 | ns   | 4     |
| Local bus clock to address valid for LAD                              | t <sub>LBKLOV3</sub> | _    | 0    | ns   | 4     |
| Local bus clock to LALE assertion                                     | t <sub>LBKLOV4</sub> | _    | 0    | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)            | t <sub>LBKLOX1</sub> | -3.7 | _    | ns   | 4     |
| Output hold from local bus clock for LAD/LDP                          | t <sub>LBKLOX2</sub> | -3.7 | _    | ns   | 4     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)    | t <sub>LBKLOZ1</sub> | _    | 0.2  | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP                  | t <sub>LBKLOZ2</sub> |      | 0.2  | ns   | 7     |

#### Table 42. Local Bus Timing Parameters—PLL Bypassed (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

 All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>LBKHKT</sub>.

3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.

4. All signals are measured from  $BV_{DD}/2$  of the rising edge of local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.

5. Input timings are measured at the pin.

6. The value of t<sub>LBOTOT</sub> is the measurement of the minimum time between the negation of LALE and any change in LAD.

7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

#### PCI/PCI-X

Figure 36 shows the PCI/PCI-X input AC timing conditions.



Figure 36. PCI/PCI-X Input AC Timing Measurement Conditions

Figure 37 shows the PCI/PCI-X output AC timing conditions.





Table 53 provides the PCI-X AC timing specifications at 66 MHz.

|  | Table 53 | . PCI-X AC | Timing | <b>Specifications</b> | at 66 | MHz |
|--|----------|------------|--------|-----------------------|-------|-----|
|--|----------|------------|--------|-----------------------|-------|-----|

| Parameter                                         | Symbol              | Min | Max | Unit   | Notes         |
|---------------------------------------------------|---------------------|-----|-----|--------|---------------|
| SYSCLK to signal valid delay                      | <sup>t</sup> PCKHOV | _   | 3.8 | ns     | 1, 2, 3, 7, 8 |
| Output hold from SYSCLK                           | t <sub>PCKHOX</sub> | 0.7 |     | ns     | 1, 10         |
| SYSCLK to output high impedance                   | t <sub>PCKHOZ</sub> | -   | 7   | ns     | 1, 4, 8, 11   |
| Input setup time to SYSCLK                        | t <sub>PCIVKH</sub> | 1.7 | _   | ns     | 3, 5          |
| Input hold time from SYSCLK                       | t <sub>PCIXKH</sub> | 0.5 | _   | ns     | 10            |
| REQ64 to HRESET setup time                        | t <sub>PCRVRH</sub> | 10  | _   | clocks | 11            |
| HRESET to REQ64 hold time                         | t <sub>PCRHRX</sub> | 0   | 50  | ns     | 11            |
| HRESET high to first FRAME assertion              | t <sub>PCRHFV</sub> | 10  | _   | clocks | 9, 11         |
| PCI-X initialization pattern to HRESET setup time | <sup>t</sup> PCIVRH | 10  | _   | clocks | 11            |

# 16.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected must provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver must be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

The detailed AC requirements of the SerDes reference clocks are defined by each interface protocol based on application usage. See the following sections for detailed information:

- Section 17.2, "AC Requirements for PCI Express SerDes Clocks"
- Section 18.2, "AC Requirements for Serial RapidIO SD\_REF\_CLK and SD\_REF\_CLK"

### 16.2.4.1 Spread Spectrum Clock

SD\_REF\_CLK/SD\_REF\_CLK are designed to work with a spread spectrum clock (+0% to -0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation must be used.

## 16.3 SerDes Transmitter and Receiver Reference Circuits

Figure 47 shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 47. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO, or SGMII) in this document based on the application usage:

- Section 17, "PCI Express"
- Section 18, "Serial RapidIO"

Note that external an AC coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in the specification of each protocol section.

PCI Express

| Symbol                                      | Parameter                                                                      | Min   | Nom | Max | Unit | Comments                                                                                                                                                                                                                                                             |
|---------------------------------------------|--------------------------------------------------------------------------------|-------|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>RX-CM-ACp</sub>                      | AC peak<br>common mode<br>input voltage                                        | _     | _   | 150 | mV   | $\begin{split} & V_{RX\text{-}CM\text{-}ACp} =  V_{RXD\text{+}} - V_{RXD\text{-}} /2 + V_{RX\text{-}CM\text{-}DC} \\ & V_{RX\text{-}CM\text{-}DC} = DC_{(avg)} \text{ of }  V_{RX\text{-}D\text{+}} + V_{RX\text{-}D\text{-}}  \div 2. \\ & See Note 2. \end{split}$ |
| RL <sub>RX-DIFF</sub>                       | Differential return loss                                                       | 15    | —   | _   | dB   | Measured over 50 MHz to 1.25 GHz with the D+<br>and D– lines biased at +300 mV and –300 mV,<br>respectively. See Note 4.                                                                                                                                             |
| RL <sub>RX-CM</sub>                         | Common mode<br>return loss                                                     | 6     | —   | —   | dB   | Measured over 50 MHz to 1.25 GHz with the D+<br>and D– lines biased at 0 V. See Note 4.                                                                                                                                                                              |
| Z <sub>RX-DIFF-DC</sub>                     | DC differential input impedance                                                | 80    | 100 | 120 | Ω    | RX DC differential mode impedance. See Note 5.                                                                                                                                                                                                                       |
| Z <sub>RX-DC</sub>                          | DC input<br>impedance                                                          | 40    | 50  | 60  | Ω    | Required RX D+ as well as D– DC impedance (50 $\pm$ 20% tolerance). See Notes 2 and 5.                                                                                                                                                                               |
| Z <sub>RX-HIGH-IMP-DC</sub>                 | Powered down<br>DC input<br>impedance                                          | 200 k | —   | _   | Ω    | Required RX D+ as well as D– DC impedance<br>when the receiver terminations do not have<br>power. See Note 6.                                                                                                                                                        |
| V <sub>RX-IDLE-DET-DIFFp-p</sub>            | Electrical idle detect threshold                                               | 65    | —   | 175 | mV   | $V_{RX-IDLE-DET-DIFF_{p-p}} = 2 \times  V_{RX-D+} - V_{RX-D-} .$<br>Measured at the package pins of the receiver                                                                                                                                                     |
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME | Unexpected<br>electrical idle<br>enter detect<br>threshold<br>integration time |       |     | 10  | ms   | An unexpected electrical idle ( $V_{RX-DIFFp-p} < V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to signal an unexpected idle condition.                                                                               |

### Table 57. Differential Receiver (RX) Input Specifications (continued)

Table 57. Differential Receiver (RX) Input Specifications (continued)

| Symbol               | Parameter  | Min | Nom | Max | Unit | Comments                                                                                                                                                                                                                          |
|----------------------|------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L <sub>TX-SKEW</sub> | Total Skew |     |     | 20  | ns   | Skew across all lanes on a Link. This includes<br>variation in the length of SKP ordered set (for<br>example, COM and one to five symbols) at the RX<br>as well as any delay differences arising from the<br>interconnect itself. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 50 must be used as the RX device when taking measurements (also see the receiver compliance eye diagram shown in Figure 49). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. Note that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D– line biased to  $-{300 \text{ mV}}$  and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes—see Figure 50). Note: that the series capacitors CTX is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 6. The RX DC common mode Impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

## 17.5 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 49 is specified using the passive compliance/test measurement load (see Figure 50) in place of any real PCI Express RX component.

Note: In general, the minimum receiver eye diagram measured with the compliance/test measurement load (see Figure 50) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. RX component designer must provide additional margin to adequately compensate for the degraded minimum receiver eye diagram (shown in Figure 49) expected at the input receiver based on some adequate combination of system simulations and the return loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.
- 6. All dimensions are symmetric across the package center lines unless dimensioned otherwise.

| Signal             | Signal Package Pin Number                      |       | Power<br>Supply  | Notes        |
|--------------------|------------------------------------------------|-------|------------------|--------------|
| LSYNC_IN           | F27                                            | I     | BV <sub>DD</sub> | _            |
| LSYNC_OUT          | F28                                            | 0     | BV <sub>DD</sub> | _            |
|                    | DMA                                            |       |                  |              |
| DMA_DACK[0:1]      | AD3, AE1                                       | 0     | OV <sub>DD</sub> | 5, 9,<br>102 |
| DMA_DREQ[0:1]      | AD4, AE2                                       | I     | OV <sub>DD</sub> | _            |
| DMA_DDONE[0:1]     | AD2, AD1                                       | 0     | OV <sub>DD</sub> | _            |
|                    | Programmable Interrupt Controller              |       |                  |              |
| UDE                | AH16                                           | I     | OV <sub>DD</sub> | —            |
| MCP                | AG19                                           | I     | OV <sub>DD</sub> | _            |
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I     | OV <sub>DD</sub> | —            |
| IRQ[8]             | AF19                                           | I     | OV <sub>DD</sub> | —            |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I     | OV <sub>DD</sub> | 1            |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O   | OV <sub>DD</sub> | 1            |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O   | OV <sub>DD</sub> | 1            |
| IRQ_OUT            | AD18                                           | 0     | OV <sub>DD</sub> | 2, 4         |
|                    | Ethernet Management Interface                  |       |                  |              |
| EC_MDC             | AB9                                            | 0     | OV <sub>DD</sub> | 5, 9         |
| EC_MDIO            | AC8                                            | I/O   | OV <sub>DD</sub> | —            |
|                    | Gigabit Reference Clock                        |       |                  |              |
| EC_GTX_CLK125      | V11                                            | I     | LV <sub>DD</sub> | _            |
| Th                 | ree-Speed Ethernet Controller (Gigabit Ethern  | et 1) |                  |              |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I     | LV <sub>DD</sub> | —            |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0     | LV <sub>DD</sub> | 5, 9         |
| TSEC1_COL          | R4                                             | I     | LV <sub>DD</sub> | —            |
| TSEC1_CRS          | V5                                             | I/O   | LV <sub>DD</sub> | 20           |
| TSEC1_GTX_CLK      | U7                                             | 0     | LV <sub>DD</sub> | —            |
| TSEC1_RX_CLK       | U3                                             | I     | LV <sub>DD</sub> | —            |
| TSEC1_RX_DV        | V2                                             | I     | LV <sub>DD</sub> | —            |
| TSEC1_RX_ER        | T1                                             | I     | LV <sub>DD</sub> | —            |
| TSEC1_TX_CLK       | T6                                             | I     | LV <sub>DD</sub> | —            |
| TSEC1_TX_EN        | U9                                             | 0     | LV <sub>DD</sub> | 30           |
| TSEC1_TX_ER        | Τ7                                             | 0     | LV <sub>DD</sub> | —            |

| Table 72 | . MPC8547E | <b>Pinout Listing</b> | (continued) |
|----------|------------|-----------------------|-------------|
|----------|------------|-----------------------|-------------|

| Signal             | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes    |
|--------------------|------------------------------------------------|----------|------------------|----------|
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I        | OV <sub>DD</sub> | _        |
| IRQ[8]             | AF19                                           | I        | OV <sub>DD</sub> | —        |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I        | OV <sub>DD</sub> | 1        |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O      | OV <sub>DD</sub> | 1        |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O      | OV <sub>DD</sub> | 1        |
| IRQ_OUT            | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4     |
|                    | Ethernet Management Interface                  |          |                  | •        |
| EC_MDC             | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9     |
| EC_MDIO            | AC8                                            | I/O      | OV <sub>DD</sub> | —        |
|                    | Gigabit Reference Clock                        |          | •                |          |
| EC_GTX_CLK125      | V11                                            | I        | LV <sub>DD</sub> | —        |
| Th                 | ree-Speed Ethernet Controller (Gigabit Ethern  | et 1)    |                  |          |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —        |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9     |
| TSEC1_COL          | R4                                             | I        | LV <sub>DD</sub> | —        |
| TSEC1_CRS          | V5                                             | I/O      | LV <sub>DD</sub> | 20       |
| TSEC1_GTX_CLK      | U7                                             | 0        | LV <sub>DD</sub> | —        |
| TSEC1_RX_CLK       | U3                                             | I        | LV <sub>DD</sub> | —        |
| TSEC1_RX_DV        | V2                                             | I        | LV <sub>DD</sub> | —        |
| TSEC1_RX_ER        | T1                                             | I        | LV <sub>DD</sub> | —        |
| TSEC1_TX_CLK       | Т6                                             | I        | LV <sub>DD</sub> | —        |
| TSEC1_TX_EN        | U9                                             | 0        | LV <sub>DD</sub> | 30       |
| TSEC1_TX_ER        | Τ7                                             | 0        | LV <sub>DD</sub> | —        |
| Th                 | ree-Speed Ethernet Controller (Gigabit Ethern  | et 2)    |                  |          |
| TSEC2_RXD[7:0]     | P2, R2, N1, N2, P3, M2, M1, N3                 | I        | LV <sub>DD</sub> | —        |
| TSEC2_TXD[7:0]     | N9, N10, P8, N7, R9, N5, R8, N6                | 0        | LV <sub>DD</sub> | 5, 9, 33 |
| TSEC2_COL          | P1                                             | I        | LV <sub>DD</sub> | —        |
| TSEC2_CRS          | R6                                             | I/O      | LV <sub>DD</sub> | 20       |
| TSEC2_GTX_CLK      | P6                                             | 0        | LV <sub>DD</sub> | —        |
| TSEC2_RX_CLK       | N4                                             | I        | LV <sub>DD</sub> | —        |
| TSEC2_RX_DV        | P5                                             | I        | LV <sub>DD</sub> | —        |
| TSEC2_RX_ER        | R1                                             | I        | LV <sub>DD</sub> | —        |
| TSEC2_TX_CLK       | P10                                            | I        | LV <sub>DD</sub> | —        |
| TSEC2_TX_EN        | P7                                             | 0        | LV <sub>DD</sub> | 30       |

| Signal           | Package Pin Number                                                                                                                | Pin Type                                            | Power<br>Supply  | Notes |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------|-------|--|--|--|
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)     | BV <sub>DD</sub> | _     |  |  |  |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19 | Power for core<br>(1.1 V)                           | V <sub>DD</sub>  | —     |  |  |  |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                               | Core power for<br>SerDes<br>transceivers<br>(1.1 V) | SV <sub>DD</sub> | _     |  |  |  |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                               | Pad Power for<br>SerDes<br>transceivers<br>(1.1 V)  | XV <sub>DD</sub> | _     |  |  |  |
| AVDD_LBIU        | J28                                                                                                                               | Power for local<br>bus PLL<br>(1.1 V)               | _                | 26    |  |  |  |
| AVDD_PCI1        | AH21                                                                                                                              | Power for<br>PCI1 PLL<br>(1.1 V)                    | _                | 26    |  |  |  |
| AVDD_PCI2        | AH22                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                    | _                | 26    |  |  |  |
| AVDD_CORE        | AH15                                                                                                                              | Power for<br>e500 PLL (1.1<br>V)                    | _                | 26    |  |  |  |
| AVDD_PLAT        | AH19                                                                                                                              | Powerfor CCB<br>PLL (1.1 V)                         | —                | 26    |  |  |  |
| AVDD_SRDS        | U25                                                                                                                               | Power for<br>SRDSPLL<br>(1.1 V)                     |                  | 26    |  |  |  |
| SENSEVDD         | M14                                                                                                                               | 0                                                   | $V_{DD}$         | 13    |  |  |  |
| SENSEVSS         | M16                                                                                                                               | _                                                   |                  | 13    |  |  |  |
| Analog Signals   |                                                                                                                                   |                                                     |                  |       |  |  |  |
| MVREF            | A18                                                                                                                               | I<br>Reference<br>voltage signal<br>for DDR         | MVREF            |       |  |  |  |
| SD_IMP_CAL_RX    | L28                                                                                                                               | I                                                   | 200 Ω to<br>GND  | _     |  |  |  |
| SD_IMP_CAL_TX    | AB26                                                                                                                              | I                                                   | 100 Ω to<br>GND  |       |  |  |  |

### Table 72. MPC8547E Pinout Listing (continued)

### Table 73. MPC8545E Pinout Listing (continued)

| Signal                 | Pin Type                                                                                                                                                                                                                                                                                                         | Power<br>Supply | Notes            |          |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|----------|
| PCI1_FRAME             | AE11                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2        |
| PCI1_IDSEL             | AG9                                                                                                                                                                                                                                                                                                              | I               | OV <sub>DD</sub> | _        |
| PCI1_REQ64/PCI2_FRAME  | AF14                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2, 5, 10 |
| PCI1_ACK64/PCI2_DEVSEL | V15                                                                                                                                                                                                                                                                                                              | I/O             | OV <sub>DD</sub> | 2        |
| PCI2_CLK               | AE28                                                                                                                                                                                                                                                                                                             | I               | OV <sub>DD</sub> | 39       |
| PCI2_IRDY              | AD26                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2        |
| PCI2_PERR              | AD25                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2        |
| PCI2_GNT[4:1]          | AE26, AG24, AF25, AE25                                                                                                                                                                                                                                                                                           | 0               | OV <sub>DD</sub> | 5, 9, 35 |
| PCI2_GNT0              | AG25                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | _        |
| PCI2_SERR              | AD24                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2,4      |
| PCI2_STOP              | AF24                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2        |
| PCI2_TRDY              | AD27                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | 2        |
| PCI2_REQ[4:1]          | AD28, AE27, W17, AF26                                                                                                                                                                                                                                                                                            | I               | OV <sub>DD</sub> | _        |
| PCI2_REQ0              | AH25                                                                                                                                                                                                                                                                                                             | I/O             | OV <sub>DD</sub> | _        |
|                        | DDR SDRAM Memory Interface                                                                                                                                                                                                                                                                                       |                 |                  |          |
| MDQ[0:63]              | L18, J18, K14, L13, L19, M18, L15, L14, A17,<br>B17, A13, B12, C18, B18, B13, A12, H18, F18,<br>J14, F15, K19, J19, H16, K15, D17, G16, K13,<br>D14, D18, F17, F14, E14, A7, A6, D5, A4, C8,<br>D7, B5, B4, A2, B1, D1, E4, A3, B2, D2, E3, F3,<br>G4, J5, K5, F6, G5, J6, K4, J1, K2, M5, M3, J3,<br>J2, L1, M6 | I/O             | GV <sub>DD</sub> |          |
| MECC[0:7]              | H13, F13, F11, C11, J13, G13, D12, M12                                                                                                                                                                                                                                                                           | I/O             | GV <sub>DD</sub> | —        |
| MDM[0:8]               | M17, C16, K17, E16, B6, C4, H4, K1, E13                                                                                                                                                                                                                                                                          | 0               | GV <sub>DD</sub> | _        |
| MDQS[0:8]              | M15, A16, G17, G14, A5, D3, H1, L2, C13                                                                                                                                                                                                                                                                          | I/O             | GV <sub>DD</sub> | _        |
| MDQS[0:8]              | L17, B16, J16, H14, C6, C2, H3, L4, D13                                                                                                                                                                                                                                                                          | I/O             | GV <sub>DD</sub> | _        |
| MA[0:15]               | A8, F9, D9, B9, A9, L10, M10, H10, K10, G10,<br>B8, E10, B10, G6, A10, L11                                                                                                                                                                                                                                       | Ο               | GV <sub>DD</sub> | —        |
| MBA[0:2]               | F7, J7, M11                                                                                                                                                                                                                                                                                                      | 0               | GV <sub>DD</sub> | _        |
| MWE                    | E7                                                                                                                                                                                                                                                                                                               | 0               | GV <sub>DD</sub> | _        |
| MCAS                   | H7                                                                                                                                                                                                                                                                                                               | 0               | GV <sub>DD</sub> | _        |
| MRAS                   | L8                                                                                                                                                                                                                                                                                                               | 0               | GV <sub>DD</sub> | _        |
| MCKE[0:3]              | F10, C10, J11, H11                                                                                                                                                                                                                                                                                               | 0               | GV <sub>DD</sub> | 11       |
| MCS[0:3]               | K8, J8, G8, F8                                                                                                                                                                                                                                                                                                   | 0               | GV <sub>DD</sub> | _        |
| MCK[0:5]               | H9, B15, G2, M9, A14, F1                                                                                                                                                                                                                                                                                         | 0               | GV <sub>DD</sub> | _        |
| MCK[0:5]               | J9, A15, G1, L9, B14, F2                                                                                                                                                                                                                                                                                         | 0               | GV <sub>DD</sub> |          |
| MODT[0:3]              | E6, K6, L7, M7                                                                                                                                                                                                                                                                                                   | 0               | GV <sub>DD</sub> | —        |

| Table 73. | <b>MPC8545E</b> | Pinout | Listing | (continued) |
|-----------|-----------------|--------|---------|-------------|
|-----------|-----------------|--------|---------|-------------|

| Signal Package Pin Number |                                        | Pin Type | Power<br>Supply  | Notes           |  |  |  |
|---------------------------|----------------------------------------|----------|------------------|-----------------|--|--|--|
| SD_TX[0:3]                | M23, N21, P23, R21                     | 0        | XV <sub>DD</sub> | —               |  |  |  |
| Reserved                  | W26, Y28, AA26, AB28                   | —        | —                | 40              |  |  |  |
| Reserved                  | W25, Y27, AA25, AB27                   | —        | —                | 40              |  |  |  |
| Reserved                  | U20, V22, W20, Y22                     | _        | —                | 15              |  |  |  |
| Reserved                  | U21, V23, W21, Y23                     | —        | —                | 15              |  |  |  |
| SD_PLL_TPD                | U28                                    | 0        | XV <sub>DD</sub> | 24              |  |  |  |
| SD_REF_CLK                | T28                                    | I        | XV <sub>DD</sub> | —               |  |  |  |
| SD_REF_CLK                | T27                                    | I        | XV <sub>DD</sub> | —               |  |  |  |
| Reserved                  | AC1, AC3                               | —        | —                | 2               |  |  |  |
| Reserved                  | M26, V28                               | —        | —                | 32              |  |  |  |
| Reserved                  | M25, V27                               | —        | —                | 34              |  |  |  |
| Reserved                  | M20, M21, T22, T23                     | —        | —                | 38              |  |  |  |
|                           | General-Purpose Output                 |          |                  | •               |  |  |  |
| GPOUT[24:31]              | K26, K25, H27, G28, H25, J26, K24, K23 | 0        | BV <sub>DD</sub> | —               |  |  |  |
|                           | System Control                         |          |                  | •               |  |  |  |
| HRESET                    | AG17                                   | I        | OV <sub>DD</sub> | —               |  |  |  |
| HRESET_REQ                | AG16                                   | 0        | OV <sub>DD</sub> | 29              |  |  |  |
| SRESET                    | AG20                                   | I        | OV <sub>DD</sub> | —               |  |  |  |
| CKSTP_IN                  | AA9                                    | I        | OV <sub>DD</sub> | —               |  |  |  |
| CKSTP_OUT                 | AA8                                    | 0        | OV <sub>DD</sub> | 2, 4            |  |  |  |
|                           | Debug                                  |          |                  |                 |  |  |  |
| TRIG_IN                   | AB2                                    | I        | OV <sub>DD</sub> | —               |  |  |  |
| TRIG_OUT/READY/QUIESCE    | AB1                                    | 0        | OV <sub>DD</sub> | 6, 9,<br>19, 29 |  |  |  |
| MSRCID[0:1]               | AE4, AG2                               | 0        | OV <sub>DD</sub> | 5, 6, 9         |  |  |  |
| MSRCID[2:4]               | AF3, AF1, AF2                          | 0        | OV <sub>DD</sub> | 6, 19,<br>29    |  |  |  |
| MDVAL                     | AE5                                    | 0        | OV <sub>DD</sub> | 6               |  |  |  |
| CLK_OUT                   | AE21                                   | 0        | OV <sub>DD</sub> | 11              |  |  |  |
| Clock                     |                                        |          |                  |                 |  |  |  |
| RTC                       | AF16                                   | I        | OV <sub>DD</sub> | —               |  |  |  |
| SYSCLK                    | AH17                                   | I        | OV <sub>DD</sub> | _               |  |  |  |
| JTAG                      |                                        |          |                  |                 |  |  |  |
| ТСК                       | AG28                                   | I        | OV <sub>DD</sub> | -               |  |  |  |
| TDI                       | AH28                                   | I        | OV <sub>DD</sub> | 12              |  |  |  |

as shown in Figure 63. If this is not possible, the isolation resistor allows future access to  $\overline{\text{TRST}}$  in case a JTAG interface may need to be wired onto the system in future debug situations.

• No pull-up/pull-down is required for TDI, TMS, TDO, or TCK.



Figure 62. COP Connector Physical Pinout

#### **Ordering Information**

| MPC             | nnnnn              | t                                       | рр                                                               | ff                                  | С                 | r                                                                                                                  |
|-----------------|--------------------|-----------------------------------------|------------------------------------------------------------------|-------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------|
| Product<br>Code | Part<br>Identifier | Temperature                             | Package <sup>1, 2, 3</sup>                                       | Processor<br>Frequency <sup>4</sup> | Core<br>Frequency | Silicon Version                                                                                                    |
| MPC             | 8545E              | Blank = 0 to 105°C<br>C = -40° to 105°C | HX = CBGA<br>VU = Pb-free CBGA<br>PX = PBGA<br>VT = Pb-free PBGA | AT = 1200<br>AQ = 1000<br>AN = 800  | G = 400           | Blank = Ver. 2.0<br>(SVR = 0x80390220)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>D = Ver. 3.1.x<br>(SVR = 0x80390231) |
|                 | 8545               |                                         |                                                                  |                                     |                   | Blank = Ver. 2.0<br>(SVR = 0x80310220)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>D = Ver. 3.1.x<br>(SVR = 0x80310231) |
|                 | 8543E              |                                         |                                                                  | AQ = 1000<br>AN = 800               |                   | Blank = Ver. 2.0<br>(SVR = 0x803A0020)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>D = Ver. 3.1.x<br>(SVR = 0x803A0031) |
|                 | 8543               |                                         |                                                                  |                                     |                   | Blank = Ver. 2.0<br>(SVR = 0x80320020)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>D = Ver. 3.1.x<br>(SVR = 0x80320031) |

#### Table 87. Part Numbering Nomenclature (continued)

#### Notes:

1. See Section 19, "Package Description," for more information on available package types.

2. The HiCTE FC-CBGA package is available on only Version 2.0 of the device.

3. The FC-PBGA package is available on only Version 2.1.1, 2.1.2, and 2.1.3 of the device.

- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 5. This speed available only for silicon Version 2.1.1, 2.1.2, and 2.1.3.

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 04/2008 | <ul> <li>Removed 1:1 support on Table 82, "e500 Core to CCB Clock Ratio."</li> <li>Removed MDM from Table 18, "DDR SDRAM Input AC Timing Specifications." MDM is an Output.</li> <li>Figure 57, "PLL Power Supply Filter Circuit with PLAT Pins" (AVDD_PLAT).</li> <li>Figure 58, "PLL Power Supply Filter Circuit with CORE Pins" (AVDD_CORE).</li> <li>Split Figure 59, "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit with PCI/LBIU Pins," (formerly called just "PLL Power Supply Filter Circuit.") into three figures: the original (now specific for AVDD_PCI/AVDD_LBIU) and two new ones.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1              | 10/2007 | <ul> <li>Adjusted maximum SYSCLK frequency down in Table 5, "SYSCLK AC Timing Specifications" per device erratum GEN-13.</li> <li>Clarified notes to Table 6, "EC_GTX_CLK125 AC Timing Specifications."</li> <li>Added Section 4.4, "PCI/PCL-X Reference Clock Timing."</li> <li>Clarified descriptions and added PCI/PCI-X to Table 9, "PLL Lock Times."</li> <li>Removed support for 266 and 200 Mbps data rates per device erratum GEN-13 in Section 6, "DDR and DDR2 SDRAM."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 19, "DDR SDRAM Output AC Timing Specifications."</li> <li>Clarified Note 4 of Table 29, "GMII, MII, RMII, and TBI DC Electrical Characteristics."</li> <li>Corrected V<sub>IL</sub>(max) in Table 22, "GMII, MII, RMII, TBI, RGMII, RTBI, and FIFO DC Electrical Characteristics."</li> <li>Removed DC parameters from Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 32, Table 34, and Table 35.</li> <li>Corrected V<sub>IH</sub>(min) in Table 36, "MII Management DC Electrical Characteristics."</li> <li>Corrected V<sub>IH</sub>(min) in Table 37, "MII Management AC Timing Specifications."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKH2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKH2</sub> in Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled" and Table 40, "Local Bus Timing Parameters (BV<sub>DD</sub> = 3.5 V)—PLL Enabled."</li> <li>Updated parameter descriptions for t<sub>LBIVKH1</sub>, t<sub>LBIVKL2</sub>, t<sub>LBIXKH1</sub>, and t<sub>LBIXKL2</sub> in Table 42, "Local Bus Timing Parameters —PLL Bypassed." Note that t<sub>LBIVKL2</sub> and t<sub>LBIXKL2</sub> in Table 42, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LUPWAIT signal to Figure 23, "Local Bus Signals (PLL Enabled)" and Figure 24, "Local Bus Signals (PLL Bypass Mode)."</li> <li>Added LOPWAIT assertion in Figure 26, Figure 27 and Figure 28.</li> <li>Carrified the PCI reference clock in Section 15.2, "PCI/PCI-X AC Electrical Specifications"</li> <li>Added LOP</li></ul> |
| 0              | 07/2007 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### Table 88. Document Revision History (continued)