# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 1.2GHz                                                                |
| Co-Processors/DSP               | Signal Processing; SPE                                                |
| RAM Controllers                 | DDR, DDR2, SDRAM                                                      |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (4)                                                   |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8548vtatgc |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

**Power Characteristics** 

#### **Power Characteristics** 3

The estimated typical power dissipation for the core complex bus (CCB) versus the core frequency for this family of PowerQUICC III devices is shown in the following table.

| CCB Frequency <sup>1</sup> | Core Frequency | SLEEP <sup>2</sup> | Typical-65 <sup>3</sup> | Typical-105 <sup>4</sup> | Maximum <sup>5</sup> | Unit |
|----------------------------|----------------|--------------------|-------------------------|--------------------------|----------------------|------|
| 400                        | 800            | 2.7                | 4.6                     | 7.5                      | 8.1                  | W    |
|                            | 1000           | 2.7                | 5.0                     | 7.9                      | 8.5                  | W    |
|                            | 1200           | 2.7                | 5.4                     | 8.3                      | 8.9                  |      |
| 500                        | 1500           | 11.5               | 13.6                    | 16.5                     | 18.6                 | W    |
| 533                        | 1333           | 6.2                | 7.9                     | 10.8                     | 12.8                 | W    |

## **Table 4. Device Power Dissipation**

Notes:

1. CCB frequency is the SoC platform frequency, which corresponds to the DDR data rate.

2. SLEEP is based on  $V_{DD}$  = 1.1 V,  $T_i$  = 65°C.

3. Typical-65 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 65^{\circ}\text{C}$ , running Dhrystone. 4. Typical-105 is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running Dhrystone. 5. Maximum is based on  $V_{DD} = 1.1 \text{ V}$ ,  $T_j = 105^{\circ}\text{C}$ , running a smoke test.

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the device. Note that  $GV_{DD}(typ) = 2.5 \text{ V}$  for DDR SDRAM, and  $GV_{DD}(typ) = 1.8 \text{ V}$  for DDR2 SDRAM.

# 6.1 DDR SDRAM DC Electrical Characteristics

The following table provides the recommended operating conditions for the DDR2 SDRAM controller of the device when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Max                       | Unit | Notes |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.71                      | 1.89                      | V    | 1     |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 \times GV_{DD}$     | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —     |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —     |
| Output leakage current                           | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>ОН</sub>   | -13.4                     | —                         | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | —                         | mA   | —     |

Table 11. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

## Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $V_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail must track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled,  $0 V \le V_{OUT} \le GV_{DD}$ .

This table provides the DDR2 I/O capacitance when  $GV_{DD}(typ) = 1.8$  V.

## Table 12. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ)=1.8 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.



Figure 7. FIFO Receive AC Timing Diagram

# 8.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

# 8.2.2.1 GMII Transmit AC Timing Specifications

This table provides the GMII transmit AC timing specifications.

| Table 26. | GMII | Transmit | AC | Timing | <b>Specifications</b> |
|-----------|------|----------|----|--------|-----------------------|
|-----------|------|----------|----|--------|-----------------------|

| Parameter/Condition                               | Symbol <sup>1</sup>            | Min | Тур | Max | Unit |
|---------------------------------------------------|--------------------------------|-----|-----|-----|------|
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub>            | 2.5 | _   | _   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub>            | 0.5 | _   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%–80%)            | t <sub>GTXR</sub> <sup>2</sup> | _   | _   | 1.0 | ns   |
| GTX_CLK data clock fall time (80%–20%)            | t <sub>GTXF</sub> 2            | —   |     | 1.0 | ns   |

Notes:

The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) reaching the clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

2. Guaranteed by design.

#### **Ethernet Management Interface Electrical Characteristics**

### Table 37. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  is 3.3 V ± 5%.

| Parameter     | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time | t <sub>MDHF</sub>   | _   |     | 10  | ns   | 4     |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- 2. This parameter is dependent on the eTSEC system clock speed, which is half of the Platform Frequency (f<sub>CCB</sub>). The actual ECn\_MDC output clock frequency for a specific eTSEC port can be programmed by configuring the MgmtClk bit field of device's MIIMCFG register, based on the platform (CCB) clock running for the device. The formula is: Platform Frequency (CCB) ÷ (2 × Frequency Divider determined by MIICFG[MgmtClk] encoding selection). For example, if MIICFG[MgmtClk] = 000 and the platform (CCB) is currently running at 533 MHz, f<sub>MDC</sub> = 533) ÷ (2 × 4 × 8) = 533) ÷ 64 = 8.3 MHz. That is, for a system running at a particular platform frequency (f<sub>CCB</sub>), the ECn\_MDC output clock frequency can be programmed between maximum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 64 and minimum f<sub>MDC</sub> = f<sub>CCB</sub> ÷ 448. See 14.5.3.6.6, "MII Management Configuration Register (MIIMCFG)," in the MPC8548E PowerQUICC™ III Integrated Processor Family Reference Manual for more detail.
- 3. The maximum ECn\_MDC output clock frequency is defined based on the maximum platform frequency for device (533 MHz) divided by 64, while the minimum ECn\_MDC output clock frequency is defined based on the minimum platform frequency for device (333 MHz) divided by 448, following the formula described in Note 2 above.
- 4. Guaranteed by design.
- 5. t<sub>CCB</sub> is the platform (CCB) clock period.

Figure 21 shows the MII management AC timing diagram.



Figure 21. MII Management Interface Timing Diagram

## NOTE

PLL bypass mode is required when LBIU frequency is at or below 83 MHz. When LBIU operates above 83 MHz, LBIU PLL is recommended to be enabled.

Figure 23 through Figure 28 show the local bus signals.



This table describes the timing parameters of the local bus interface at  $BV_{DD} = 3.3$  V with PLL disabled.

| Table 42. Local Bus Timing | Parameters—PLL Bypassed |
|----------------------------|-------------------------|
|----------------------------|-------------------------|

| Parameter                                             | Symbol <sup>1</sup>                 | Min  | Max | Unit | Notes |
|-------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Local bus cycle time                                  | t <sub>LBK</sub>                    | 12   | —   | ns   | 2     |
| Local bus duty cycle                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43   | 57  | %    | —     |
| Internal launch/capture clock to LCLK delay           | t <sub>lbkhkt</sub>                 | 2.3  | 4.4 | ns   | 8     |
| Input setup to local bus clock (except LGTA/LUPWAIT)  | t <sub>LBIVKH1</sub>                | 6.2  | —   | ns   | 4, 5  |
| LGTA/LUPWAIT input setup to local bus clock           | t <sub>LBIVKL2</sub>                | 6.1  | —   | ns   | 4, 5  |
| Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub>                | -1.8 | —   | ns   | 4, 5  |

| 3. | The maximum t <sub>I2DXKL</sub> | has only to be met if the device does not stretch the LOW period $(t_{\text{I2CL}})$ of the SCL signal | al. |
|----|---------------------------------|--------------------------------------------------------------------------------------------------------|-----|
|    |                                 |                                                                                                        |     |

For the detail of I<sup>2</sup>C frequency calculation, see Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL (AN2919). Note that the

200 MHz

390 kHz

0x26

512

133 MHz

346 kHz

0x00

384

#### 4. Guaranteed by design.

FDR bit setting

I<sup>2</sup>C source clock frequency

Actual FDR divider selected

Actual I<sup>2</sup>C SCL frequency generated

Figure 33 provides the AC test load for the  $I^2C$ .



Figure 33. I<sup>2</sup>C AC Test Load

#### 57

## Table 46. I<sup>2</sup>C AC Electrical Specifications (continued)

| Parameter                                                                       | Symbol <sup>1</sup> | Min                  | Мах | Unit | Notes |
|---------------------------------------------------------------------------------|---------------------|----------------------|-----|------|-------|
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | —   | V    | —     |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ | —   | V    | _     |

#### Notes:

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (see the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of Start or Stop condition. When the device acts as the I<sup>2</sup>C bus master while transmitting, the device drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device would not cause unintended generation of Start or Stop condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the device as a transmitter, the following setting is recommended for the FDR bit field of the I2CFDR register to ensure both the desired I<sup>2</sup>C SCL clock frequency and SDA output delay time are achieved, assuming that the desired I<sup>2</sup>C SCL clock frequency is 400 kHz and the Digital Filter Sampling Rate Register (I2CDFSRR) is programmed with its default setting of 0x10 (decimal 16):

266 MHz

378 kHz

0x05

704

333 MHz

0x2A

371 kHz

896

I<sup>2</sup>C source clock frequency is half of the CCB clock frequency for the device.

| Symbol                 | Parameter                   | Min | Nom | Max | Unit | Comments                                                                                                                                                 |
|------------------------|-----------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>crosslink</sub> | Crosslink<br>random timeout | 0   |     | 1   | ms   | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one downstream and one upstream port. See Note 7. |

Notes:

1. No test load is necessarily associated with this value.

- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 50 and measured over any 250 consecutive TX UIs. (Also see the transmitter compliance eye diagram shown in Figure 48.)
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. Note that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes—see Figure 50). Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 50 for both V<sub>TX-D+</sub> and V<sub>TX-D-</sub>.
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a.
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a.
- 8. MPC8548E SerDes transmitter does not have CTX built in. An external AC coupling capacitor is required.

# 17.4.2 Transmitter Compliance Eye Diagrams

The TX eye diagram in Figure 48 is specified using the passive compliance/test measurement load (see Figure 50) in place of any real PCI Express interconnect +RX component.

There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

## NOTE

It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (for example, least squares and median deviation fits).

Package Description

| Signal             | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes        |
|--------------------|------------------------------------------------|----------|------------------|--------------|
| LSYNC_IN           | F27                                            | ļ        | BV <sub>DD</sub> | _            |
| LSYNC_OUT          | F28                                            | 0        | BV <sub>DD</sub> | _            |
|                    | DMA                                            |          |                  |              |
| DMA_DACK[0:1]      | AD3, AE1                                       | 0        | OV <sub>DD</sub> | 5, 9,<br>102 |
| DMA_DREQ[0:1]      | AD4, AE2                                       | ļ        | OV <sub>DD</sub> | _            |
| DMA_DDONE[0:1]     | AD2, AD1                                       | 0        | OV <sub>DD</sub> | _            |
|                    | Programmable Interrupt Controller              |          |                  |              |
| UDE                | AH16                                           | I        | OV <sub>DD</sub> | —            |
| MCP                | AG19                                           | I        | OV <sub>DD</sub> | _            |
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I        | OV <sub>DD</sub> | —            |
| IRQ[8]             | AF19                                           | I        | OV <sub>DD</sub> | —            |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I        | OV <sub>DD</sub> | 1            |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O      | OV <sub>DD</sub> | 1            |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O      | OV <sub>DD</sub> | 1            |
| IRQ_OUT            | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4         |
|                    | Ethernet Management Interface                  |          |                  |              |
| EC_MDC             | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9         |
| EC_MDIO            | AC8                                            | I/O      | OV <sub>DD</sub> | —            |
|                    | Gigabit Reference Clock                        |          |                  |              |
| EC_GTX_CLK125      | V11                                            | I        | LV <sub>DD</sub> | _            |
| Th                 | ree-Speed Ethernet Controller (Gigabit Ethern  | et 1)    |                  |              |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —            |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9         |
| TSEC1_COL          | R4                                             | I        | LV <sub>DD</sub> | —            |
| TSEC1_CRS          | V5                                             | I/O      | LV <sub>DD</sub> | 20           |
| TSEC1_GTX_CLK      | U7                                             | 0        | LV <sub>DD</sub> | —            |
| TSEC1_RX_CLK       | U3                                             | I        | LV <sub>DD</sub> | —            |
| TSEC1_RX_DV        | V2                                             | I        | LV <sub>DD</sub> | —            |
| TSEC1_RX_ER        | T1                                             | I        | LV <sub>DD</sub> | —            |
| TSEC1_TX_CLK       | T6                                             | I        | LV <sub>DD</sub> | —            |
| TSEC1_TX_EN        | U9                                             | 0        | LV <sub>DD</sub> | 30           |
| TSEC1_TX_ER        | Τ7                                             | 0        | LV <sub>DD</sub> | —            |

| Table 71 | . MPC8548E | <b>Pinout Listing</b> | (continued) |
|----------|------------|-----------------------|-------------|
|----------|------------|-----------------------|-------------|

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin Type                                           | Power<br>Supply  | Notes        |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------|--------------|--|
| Clock              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |                  |              |  |
| RTC                | AF16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | —            |  |
| SYSCLK             | AH17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | —            |  |
|                    | JTAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                    |                  |              |  |
| ТСК                | AG28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | —            |  |
| TDI                | AH28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 12           |  |
| TDO                | AF28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                  | OV <sub>DD</sub> | —            |  |
| TMS                | AH27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ļ                                                  | OV <sub>DD</sub> | 12           |  |
| TRST               | AH23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 12           |  |
|                    | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    |                  |              |  |
| L1_TSTCLK          | AC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 25           |  |
| L2_TSTCLK          | AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 25           |  |
| LSSD_MODE          | AH20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 25           |  |
| TEST_SEL           | AH14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                  | OV <sub>DD</sub> | 25           |  |
| Thermal Management |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |                  |              |  |
| THERM0             | AG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                  | —                | 14           |  |
| THERM1             | AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                  | _                | 14           |  |
| Power Management   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |                  |              |  |
| ASLEEP             | AH18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                  | OV <sub>DD</sub> | 9, 19,<br>29 |  |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                    |                  |              |  |
| GND                | <ul> <li>A11, B7, B24, C1, C3, C5, C12, C15, C26, D8,<br/>D11, D16, D20, D22, E1, E5, E9, E12, E15, E17,</li> <li>F4, F26, G12, G15, G18, G21, G24, H2, H6, H8,<br/>H28, J4, J12, J15, J17, J27, K7, K9, K11, K27,</li> <li>L3, L5, L12, L16, N11, N13, N15, N17, N19, P4,<br/>P9, P12, P14, P16, P18, R11, R13, R15, R17,<br/>R19, T4, T12, T14, T16, T18, U8, U11, U13,</li> <li>U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9,<br/>Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4,<br/>AC2, AC11, AC19, AC26, AD5, AD9, AD22,<br/>AE3, AE14, AF6, AF10, AF13, AG8, AG27,</li> <li>K28, L24, L26, N24, N27, P25, R28, T24, T26,</li> <li>U24, V25, W28, Y24, Y26, AA24, AA27, AB25,</li> <li>AC28, L21, L23, N22, P20, R23, T21, U22, V20,<br/>W23, Y21, U27</li> </ul> |                                                    | _                | _            |  |
| OV <sub>DD</sub>   | V16, W11, W14, Y18, AA13, AA21, AB11,<br>AB17, AB24, AC4, AC9, AC21, AD6, AD13,<br>AD17, AD19, AE10, AE8, AE24, AF4, AF12,<br>AF22, AF27, AG26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for PCI<br>and other<br>standards<br>(3.3 V) | OV <sub>DD</sub> | —            |  |

Package Description

| Signal           | Package Pin Number                                                                                                                                                | Pin Type                                                          | Power<br>Supply  | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------|-------|
| LV <sub>DD</sub> | N8, R7, T9, U6                                                                                                                                                    | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)                 | LV <sub>DD</sub> | _     |
| TV <sub>DD</sub> | W9, Y6                                                                                                                                                            | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)                 | TV <sub>DD</sub> |       |
| GV <sub>DD</sub> | B3, B11, C7, C9, C14, C17, D4, D6, D10, D15,<br>E2, E8, E11, E18, F5, F12, F16, G3, G7, G9,<br>G11, H5, H12, H15, H17, J10, K3, K12, K16,<br>K18, L6, M4, M8, M13 | Power for<br>DDR1 and<br>DDR2 DRAM<br>I/O voltage<br>(1.8 V, 2.5) | GV <sub>DD</sub> |       |
| BV <sub>DD</sub> | C21, C24, C27, E20, E25, G19, G23, H26, J20                                                                                                                       | Power for local<br>bus (1.8 V,<br>2.5 V, 3.3 V)                   | BV <sub>DD</sub> | _     |
| V <sub>DD</sub>  | M19, N12, N14, N16, N18, P11, P13, P15, P17,<br>P19, R12, R14, R16, R18, T11, T13, T15, T17,<br>T19, U12, U14, U16, U18, V17, V19                                 | Power for core<br>(1.1 V)                                         | V <sub>DD</sub>  | _     |
| SV <sub>DD</sub> | L25, L27, M24, N28, P24, P26, R24, R27, T25,<br>V24, V26, W24, W27, Y25, AA28, AC27                                                                               | Core Power<br>for SerDes<br>transceivers<br>(1.1 V)               | SV <sub>DD</sub> | —     |
| XV <sub>DD</sub> | L20, L22, N23, P21, R22, T20, U23, V21, W22,<br>Y20                                                                                                               | Pad Power for<br>SerDes<br>transceivers<br>(1.1 V)                | XV <sub>DD</sub> | _     |
| AVDD_LBIU        | J28                                                                                                                                                               | Power for local<br>bus PLL<br>(1.1 V)                             | _                | 26    |
| AVDD_PCI1        | AH21                                                                                                                                                              | Power for<br>PCI1 PLL<br>(1.1 V)                                  | _                | 26    |
| AVDD_PCI2        | AH22                                                                                                                                                              | Power for<br>PCI2 PLL<br>(1.1 V)                                  | _                | 26    |
| AVDD_CORE        | AH15                                                                                                                                                              | Power for<br>e500 PLL (1.1<br>V)                                  | _                | 26    |
| AVDD_PLAT        | AH19                                                                                                                                                              | Powerfor CCB<br>PLL (1.1 V)                                       | —                | 26    |
| AVDD_SRDS        | U25                                                                                                                                                               | Power for<br>SRDSPLL<br>(1.1 V)                                   |                  | 26    |
| SENSEVDD         | M14                                                                                                                                                               | 0                                                                 | V <sub>DD</sub>  | 13    |

## Table 71. MPC8548E Pinout Listing (continued)

Package Description

| Signal                 | Package Pin Number                     | Pin Type | Power<br>Supply  | Notes           |  |
|------------------------|----------------------------------------|----------|------------------|-----------------|--|
| Reserved               | U20, V22, W20, Y22                     | _        | —                | 15              |  |
| Reserved               | U21, V23, W21, Y23                     | —        | —                | 15              |  |
| SD_PLL_TPD             | U28                                    | 0        | XV <sub>DD</sub> | 24              |  |
| SD_REF_CLK             | T28                                    | I        | XV <sub>DD</sub> | —               |  |
| SD_REF_CLK             | T27                                    | I        | XV <sub>DD</sub> | —               |  |
| Reserved               | AC1, AC3                               | —        | —                | 2               |  |
| Reserved               | M26, V28                               | —        | —                | 32              |  |
| Reserved               | M25, V27                               | —        | —                | 34              |  |
| Reserved               | M20, M21, T22, T23                     | —        | —                | 38              |  |
|                        | General-Purpose Output                 |          |                  |                 |  |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23 | 0        | BV <sub>DD</sub> | _               |  |
|                        | System Control                         |          |                  |                 |  |
| HRESET                 | AG17                                   | I        | OV <sub>DD</sub> | _               |  |
| HRESET_REQ             | AG16                                   | 0        | OV <sub>DD</sub> | 29              |  |
| SRESET                 | AG20                                   | I        | OV <sub>DD</sub> | _               |  |
| CKSTP_IN               | AA9                                    | I        | OV <sub>DD</sub> | _               |  |
| CKSTP_OUT              | AA8                                    | 0        | OV <sub>DD</sub> | 2, 4            |  |
| Debug                  |                                        |          |                  |                 |  |
| TRIG_IN                | AB2                                    | I        | OV <sub>DD</sub> | —               |  |
| TRIG_OUT/READY/QUIESCE | AB1                                    | 0        | OV <sub>DD</sub> | 6, 9,<br>19, 29 |  |
| MSRCID[0:1]            | AE4, AG2                               | 0        | OV <sub>DD</sub> | 5, 6, 9         |  |
| MSRCID[2:4]            | AF3, AF1, AF2                          | 0        | OV <sub>DD</sub> | 6, 19,<br>29    |  |
| MDVAL                  | AE5                                    | 0        | OV <sub>DD</sub> | 6               |  |
| CLK_OUT                | AE21                                   | 0        | OV <sub>DD</sub> | 11              |  |
|                        | Clock                                  |          |                  |                 |  |
| RTC                    | AF16                                   | I        | OV <sub>DD</sub> | —               |  |
| SYSCLK                 | AH17                                   | I        | OV <sub>DD</sub> | —               |  |
| JTAG                   |                                        |          |                  |                 |  |
| ТСК                    | AG28                                   | Ι        | OV <sub>DD</sub> | —               |  |
| TDI                    | AH28                                   | Ι        | OV <sub>DD</sub> | 12              |  |
| TDO                    | AF28                                   | 0        | OV <sub>DD</sub> | _               |  |
| TMS                    | AH27                                   | I        | OV <sub>DD</sub> | 12              |  |
| TRST                   | AH23                                   | Ι        | OV <sub>DD</sub> | 12              |  |

| Table 73 | MPC8545F | Pinout Listing | (continued) | 1 |
|----------|----------|----------------|-------------|---|
|          |          | i mout Listing | (continucu) | 1 |

| Signal             | Package Pin Number                      | Pin Type   | Power<br>Supply  | Notes    |
|--------------------|-----------------------------------------|------------|------------------|----------|
| FIFO1_RXC2         | P5                                      | I          | LV <sub>DD</sub> | 104      |
| Reserved           | R1                                      | _          | —                | 104      |
| Reserved           | P10                                     |            | —                | 105      |
| FIFO1_TXC2         | P7                                      | 0          | LV <sub>DD</sub> | 15       |
| cfg_dram_type1     | R10                                     | I          | LV <sub>DD</sub> | 5        |
| Three              | e-Speed Ethernet Controller (Gigabit Et | thernet 3) |                  | •        |
| TSEC3_TXD[3:0]     | V8, W10, Y10, W7                        | 0          | TV <sub>DD</sub> | 5, 9, 29 |
| TSEC3_RXD[3:0]     | Y1, W3, W5, W4                          | I          | TV <sub>DD</sub> | —        |
| TSEC3_GTX_CLK      | W8                                      | 0          | TV <sub>DD</sub> | —        |
| TSEC3_RX_CLK       | W2                                      | I          | TV <sub>DD</sub> | —        |
| TSEC3_RX_DV        | W1                                      | I          | TV <sub>DD</sub> | —        |
| TSEC3_RX_ER        | Y2                                      | I          | TV <sub>DD</sub> | —        |
| TSEC3_TX_CLK       | V10                                     | I          | TV <sub>DD</sub> | —        |
| TSEC3_TX_EN        | V9                                      | 0          | TV <sub>DD</sub> | 30       |
| TSEC3_TXD[7:4]     | AB8, Y7, AA7, Y8                        | 0          | TV <sub>DD</sub> | 5, 9, 29 |
| TSEC3_RXD[7:4]     | AA1, Y3, AA2, AA4                       | I          | TV <sub>DD</sub> | —        |
| Reserved           | AA5                                     | —          | —                | 15       |
| TSEC3_COL          | Y5                                      | I          | TV <sub>DD</sub> | —        |
| TSEC3_CRS          | AA3                                     | I/O        | TV <sub>DD</sub> | 31       |
| TSEC3_TX_ER        | AB6                                     | 0          | TV <sub>DD</sub> | —        |
|                    | DUART                                   |            |                  |          |
| UART_CTS[0:1]      | AB3, AC5                                | I          | OV <sub>DD</sub> | —        |
| UART_RTS[0:1]      | AC6, AD7                                | 0          | OV <sub>DD</sub> | —        |
| UART_SIN[0:1]      | AB5, AC7                                | I          | OV <sub>DD</sub> | —        |
| UART_SOUT[0:1]     | AB7, AD8                                | 0          | OV <sub>DD</sub> | —        |
|                    | I <sup>2</sup> C interface              |            |                  |          |
| IIC1_SCL           | AG22                                    | I/O        | OV <sub>DD</sub> | 4, 27    |
| IIC1_SDA           | AG21                                    | I/O        | OV <sub>DD</sub> | 4, 27    |
| IIC2_SCL           | AG15                                    | I/O        | OV <sub>DD</sub> | 4, 27    |
| IIC2_SDA           | AG14                                    | I/O        | OV <sub>DD</sub> | 4, 27    |
|                    | SerDes                                  |            |                  |          |
| SD_RX[0:3]         | M28, N26, P28, R26                      | I          | XV <sub>DD</sub> | _        |
| <u>SD_RX</u> [0:3] | M27, N25, P27, R25                      | I          | XV <sub>DD</sub> | _        |
| SD_TX[0:3]         | M22, N20, P22, R20                      | 0          | XV <sub>DD</sub> | —        |

| Signal           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin Type                                           | Power<br>Supply  | Notes        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------|--------------|
| TDO              | AF28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | —            |
| TMS              | AH27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
| TRST             | AH23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 12           |
|                  | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                    |                  |              |
| L1_TSTCLK        | AC25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| L2_TSTCLK        | AE22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
| LSSD_MODE        | AH20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | $OV_{DD}$        | 25           |
| TEST_SEL         | AH14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                  | OV <sub>DD</sub> | 25           |
|                  | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                    |                  |              |
| THERM0           | AG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                  | _                | 14           |
| THERM1           | AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                  | _                | 14           |
|                  | Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |                  |              |
| ASLEEP           | AH18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | OV <sub>DD</sub> | 9, 19,<br>29 |
|                  | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    |                  |              |
| GND              | <ul> <li>A11, B7, B24, C1, C3, C5, C12, C15, C26, D8,<br/>D11, D16, D20, D22, E1, E5, E9, E12, E15, E17,</li> <li>F4, F26, G12, G15, G18, G21, G24, H2, H6, H8,<br/>H28, J4, J12, J15, J17, J27, K7, K9, K11, K27,</li> <li>L3, L5, L12, L16, N11, N13, N15, N17, N19, P4,<br/>P9, P12, P14, P16, P18, R11, R13, R15, R17,<br/>R19, T4, T12, T14, T16, T18, U8, U11, U13,</li> <li>U15, U17, U19, V4, V12, V18, W6, W19, Y4, Y9,</li> <li>Y11, Y19, AA6, AA14, AA17, AA22, AA23, AB4,<br/>AC2, AC11, AC19, AC26, AD5, AD9, AD22,<br/>AE3, AE14, AF6, AF10, AF13, AG8, AG27,</li> <li>K28, L24, L26, N24, N27, P25, R28, T24, T26,</li> <li>U24, V25, W28, Y24, Y26, AA24, AA27, AB25,</li> <li>AC28, L21, L23, N22, P20, R23, T21, U22, V20,<br/>W23, Y21, U27</li> </ul> |                                                    |                  |              |
| OV <sub>DD</sub> | V16, W11, W14, Y18, AA13, AA21, AB11,<br>AB17, AB24, AC4, AC9, AC21, AD6, AD13,<br>AD17, AD19, AE10, AE8, AE24, AF4, AF12,<br>AF22, AF27, AG26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for PCI<br>and other<br>standards<br>(3.3 V) | OV <sub>DD</sub> | _            |
| LV <sub>DD</sub> | N8, R7, T9, U6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for<br>TSEC1 and<br>TSEC2<br>(2.5 V, 3.3 V)  | LV <sub>DD</sub> | _            |
| TV <sub>DD</sub> | W9, Y6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>TSEC3 and<br>TSEC4<br>(2,5 V, 3.3 V)  | TV <sub>DD</sub> |              |

| Signal             | Package Pin Number                             | Pin Type | Power<br>Supply  | Notes     |
|--------------------|------------------------------------------------|----------|------------------|-----------|
| LSYNC_IN           | F27                                            | I        | BV <sub>DD</sub> | —         |
| LSYNC_OUT          | F28                                            | 0        | BV <sub>DD</sub> | —         |
|                    | DMA                                            |          | I                |           |
| DMA_DACK[0:1]      | AD3, AE1                                       | 0        | OV <sub>DD</sub> | 5, 9, 108 |
| DMA_DREQ[0:1]      | AD4, AE2                                       | I        | OV <sub>DD</sub> | —         |
| DMA_DDONE[0:1]     | AD2, AD1                                       | 0        | OV <sub>DD</sub> | —         |
|                    | Programmable Interrupt Controller              |          | I                |           |
| UDE                | AH16                                           | I        | OV <sub>DD</sub> | _         |
| MCP                | AG19                                           | I        | OV <sub>DD</sub> | —         |
| IRQ[0:7]           | AG23, AF18, AE18, AF20, AG18, AF17, AH24, AE20 | I        | OV <sub>DD</sub> | —         |
| IRQ[8]             | AF19                                           | I        | OV <sub>DD</sub> | —         |
| IRQ[9]/DMA_DREQ3   | AF21                                           | I        | OV <sub>DD</sub> | 1         |
| IRQ[10]/DMA_DACK3  | AE19                                           | I/O      | OV <sub>DD</sub> | 1         |
| IRQ[11]/DMA_DDONE3 | AD20                                           | I/O      | OV <sub>DD</sub> | 1         |
| IRQ_OUT            | AD18                                           | 0        | OV <sub>DD</sub> | 2, 4      |
|                    | Ethernet Management Interface                  |          |                  |           |
| EC_MDC             | AB9                                            | 0        | OV <sub>DD</sub> | 5, 9      |
| EC_MDIO            | AC8                                            | I/O      | OV <sub>DD</sub> | —         |
|                    | Gigabit Reference Clock                        |          |                  |           |
| EC_GTX_CLK125      | V11                                            | I        | LV <sub>DD</sub> | —         |
|                    | Three-Speed Ethernet Controller (Gigabit Ether | rnet 1)  |                  |           |
| TSEC1_RXD[7:0]     | R5, U1, R3, U2, V3, V1, T3, T2                 | I        | LV <sub>DD</sub> | —         |
| TSEC1_TXD[7:0]     | T10, V7, U10, U5, U4, V6, T5, T8               | 0        | LV <sub>DD</sub> | 5, 9      |
| TSEC1_COL          | R4                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_CRS          | V5                                             | I/O      | LV <sub>DD</sub> | 20        |
| TSEC1_GTX_CLK      | U7                                             | 0        | LV <sub>DD</sub> | —         |
| TSEC1_RX_CLK       | U3                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_RX_DV        | V2                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_RX_ER        | T1                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_TX_CLK       | Т6                                             | I        | LV <sub>DD</sub> | —         |
| TSEC1_TX_EN        | U9                                             | 0        | LV <sub>DD</sub> | 30        |
| TSEC1_TX_ER        | Τ7                                             | 0        | LV <sub>DD</sub> |           |
| GPIN[0:7]          | P2, R2, N1, N2, P3, M2, M1, N3                 | I        | LV <sub>DD</sub> | 103       |

| Signal                 | Package Pin Number                       | Pin Type             | Power<br>Supply  | Notes           |  |  |  |
|------------------------|------------------------------------------|----------------------|------------------|-----------------|--|--|--|
| IIC1_SDA               | AG21                                     | I/O                  | OV <sub>DD</sub> | 4, 27           |  |  |  |
| IIC2_SCL               | AG15                                     | I/O OV <sub>DD</sub> |                  | 4, 27           |  |  |  |
| IIC2_SDA               | AG14                                     | I/O                  | OV <sub>DD</sub> | 4, 27           |  |  |  |
|                        | SerDes                                   |                      |                  |                 |  |  |  |
| SD_RX[0:7]             | M28, N26, P28, R26, W26, Y28, AA26, AB28 | I                    | XV <sub>DD</sub> | —               |  |  |  |
| SD_RX[0:7]             | M27, N25, P27, R25, W25, Y27, AA25, AB27 | I                    | XV <sub>DD</sub> | —               |  |  |  |
| SD_TX[0:7]             | M22, N20, P22, R20, U20, V22, W20, Y22   | 0                    | XV <sub>DD</sub> | —               |  |  |  |
| SD_TX[0:7]             | M23, N21, P23, R21, U21, V23, W21, Y23   | 0                    | XV <sub>DD</sub> | —               |  |  |  |
| SD_PLL_TPD             | U28                                      | 0                    | XV <sub>DD</sub> | 24              |  |  |  |
| SD_REF_CLK             | T28                                      | I                    | XV <sub>DD</sub> | —               |  |  |  |
| SD_REF_CLK             | T27                                      | I                    | XV <sub>DD</sub> | —               |  |  |  |
| Reserved               | AC1, AC3                                 |                      | _                | 2               |  |  |  |
| Reserved               | M26, V28                                 | _                    | _                | 32              |  |  |  |
| Reserved               | M25, V27                                 | _                    | _                | 34              |  |  |  |
| Reserved               | M20, M21, T22, T23                       |                      | —                | 38              |  |  |  |
|                        | General-Purpose Output                   |                      |                  |                 |  |  |  |
| GPOUT[24:31]           | K26, K25, H27, G28, H25, J26, K24, K23   | 0                    | BV <sub>DD</sub> | —               |  |  |  |
|                        | System Control                           |                      |                  |                 |  |  |  |
| HRESET                 | AG17                                     | I                    | OV <sub>DD</sub> | —               |  |  |  |
| HRESET_REQ             | AG16                                     | 0                    | OV <sub>DD</sub> | 29              |  |  |  |
| SRESET                 | AG20                                     | I                    | OV <sub>DD</sub> | —               |  |  |  |
| CKSTP_IN               | AA9                                      | I                    | OV <sub>DD</sub> | —               |  |  |  |
| CKSTP_OUT              | AA8                                      | 0                    | OV <sub>DD</sub> | 2, 4            |  |  |  |
|                        | Debug                                    |                      |                  | •               |  |  |  |
| TRIG_IN                | AB2                                      | I                    | OV <sub>DD</sub> | —               |  |  |  |
| TRIG_OUT/READY/QUIESCE | AB1                                      | 0                    | OV <sub>DD</sub> | 6, 9, 19,<br>29 |  |  |  |
| MSRCID[0:1]            | AE4, AG2                                 | 0                    | OV <sub>DD</sub> | 5, 6, 9         |  |  |  |
| MSRCID[2:4]            | AF3, AF1, AF2                            | 0                    | OV <sub>DD</sub> | 6, 19, 29       |  |  |  |
| MDVAL                  | AE5                                      | 0                    | OV <sub>DD</sub> | 6               |  |  |  |
| CLK_OUT                | AE21                                     | 0                    | OV <sub>DD</sub> | 11              |  |  |  |
| Clock                  |                                          |                      |                  |                 |  |  |  |
| RTC                    | AF16                                     | I                    | OV <sub>DD</sub> | —               |  |  |  |
| SYSCLK                 | AH17                                     | I                    | OV <sub>DD</sub> |                 |  |  |  |

# 21 Thermal

This section describes the thermal specifications of the device.

# 21.1 Thermal for Version 2.0 Silicon HiCTE FC-CBGA with Full Lid

This section describes the thermal specifications for the HiCTE FC-CBGA package for revision 2.0 silicon.

This table shows the package thermal characteristics.

| Characteristic                               | JEDEC Board             | Symbol                | Value | Unit | Notes |
|----------------------------------------------|-------------------------|-----------------------|-------|------|-------|
| Die junction-to-ambient (natural convection) | Single-layer board (1s) | $R_{	extsf{	heta}JA}$ | 17    | °C/W | 1, 2  |
| Die junction-to-ambient (natural convection) | Four-layer board (2s2p) | $R_{	extsf{	heta}JA}$ | 12    | °C/W | 1, 2  |
| Die junction-to-ambient (200 ft/min)         | Single-layer board (1s) | $R_{	extsf{	heta}JA}$ | 11    | °C/W | 1, 2  |
| Die junction-to-ambient (200 ft/min)         | Four-layer board (2s2p) | $R_{	extsf{	heta}JA}$ | 8     | °C/W | 1, 2  |
| Die junction-to-board                        | N/A                     | $R_{\thetaJB}$        | 3     | °C/W | 3     |
| Die junction-to-case                         | N/A                     | $R_{	extsf{	heta}JC}$ | 0.8   | °C/W | 4     |

Table 84. Package Thermal Characteristics for HiCTE FC-CBGA

Notes:

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). The cold plate temperature is used for the case temperature, measured value includes the thermal resistance of the interface layer.

# 21.2 Thermal for Version 2.1.1, 2.1.2, and 2.1.3 Silicon FC-PBGA with Full Lid and Version 3.1.x Silicon with Stamped Lid

This section describes the thermal specifications for the FC-PBGA package for revision 2.1.1, 2.1.2, and 3.0 silicon.

This table shows the package thermal characteristics.

| Table 85. Package | Thermal | Characteristics | for FC-PBGA |
|-------------------|---------|-----------------|-------------|
|-------------------|---------|-----------------|-------------|

| Characteristic                               | JEDEC Board             | Symbol                | Value | Unit | Notes |
|----------------------------------------------|-------------------------|-----------------------|-------|------|-------|
| Die junction-to-ambient (natural convection) | Single-layer board (1s) | $R_{	extsf{	heta}JA}$ | 18    | °C/W | 1, 2  |
| Die junction-to-ambient (natural convection) | Four-layer board (2s2p) | $R_{	extsf{	heta}JA}$ | 13    | °C/W | 1, 2  |
| Die junction-to-ambient (200 ft/min)         | Single-layer board (1s) | $R_{	extsf{	heta}JA}$ | 13    | °C/W | 1, 2  |
| Die junction-to-ambient (200 ft/min)         | Four-layer board (2s2p) | $R_{	extsf{	heta}JA}$ | 9     | °C/W | 1, 2  |

the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces must be kept short, wide and direct.



1. An 0805 sized capacitor is recommended for system initial bring-up.

## Figure 60. SerDes PLL Power Supply Filter

Note the following:

- AV<sub>DD</sub>\_SRDS must be a filtered version of SV<sub>DD</sub>.
- Signals on the SerDes interface are fed from the XV<sub>DD</sub> power plane.

# 22.3 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the device system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  pin of the device. These decoupling capacitors must receive their power from separate  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $DV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $DV_{DD}$ , DV

These capacitors must have a value of 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors must be used to minimize lead inductance, preferably 0402 or 0603 sizes. Besides, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the V<sub>DD</sub>, TV<sub>DD</sub>, BV<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, and LV<sub>DD</sub>, planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors must have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They must also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON). However, customers must work directly with their power regulator vendor for best values, types and quantity of bulk capacitors.

# 22.4 SerDes Block Power Supply Decoupling Recommendations

The SerDes block requires a clean, tightly regulated source of power ( $SV_{DD}$  and  $XV_{DD}$ ) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only surface mount technology (SMT) capacitors must be used to minimize inductance. Connections from all capacitors to power and ground must be done with multiple vias to further reduce inductance.

- First, the board must have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors must be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors must be placed in a ring around the device as close to the supply and ground connections as possible.
- Second, there must be a  $1-\mu F$  ceramic chip capacitor from each SerDes supply (SV<sub>DD</sub> and XV<sub>DD</sub>) to the board ground plane on each side of the device. This must be done for all SerDes supplies.
- Third, between the device and any SerDes voltage regulator there must be a 10- $\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100- $\mu$ F, low ESR SMT tantalum chip capacitor. This must be done for all SerDes supplies.

# 22.5 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. All unused active low inputs must be tied to  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$ , as required. All unused active high inputs must be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external  $V_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $TV_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ , and GND pins of the device.

# 22.6 Pull-Up and Pull-Down Resistor Requirements

The device requires weak pull-up resistors (2–10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C pins and PIC (interrupt) pins.

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 63. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

The following pins must not be pulled down during power-on reset: TSEC3\_TXD[3], HRESET\_REQ, TRIG\_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP. The DMA\_DACK[0:1], and TEST\_SEL/TEST\_SEL pins must be set to a proper state during POR configuration. See the pinlist table of the individual device for more details

See the PCI 2.2 specification for all pull ups required for PCI.

# 22.7 Output Buffer DC Impedance

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 61). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .

# 23 Ordering Information

.....

Ordering information for the parts fully covered by this specification document is provided in Section 23.1, "Part Numbers Fully Addressed by this Document."

# 23.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the device. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part-numbering scheme also includes an application modifier that may specify special application conditions. Each part number also contains a revision code that refers to the die mask revision number.

| MPC             | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | t                                       | pp                                                               | 11                                                            | C                                          | r                                                                                                                                                       |
|-----------------|-----------------------------------------|-----------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product<br>Code | Part<br>Identifier                      | Temperature                             | Package <sup>1, 2, 3</sup>                                       | Processor<br>Frequency <sup>4</sup>                           | Core<br>Frequency                          | Silicon Version                                                                                                                                         |
| MPC             | 8548E                                   | Blank = 0 to 105°C<br>C = -40° to 105°C | HX = CBGA<br>VU = Pb-free CBGA<br>PX = PBGA<br>VT = Pb-free PBGA | AV = 1500 <sup>3</sup><br>AU = 1333<br>AT = 1200<br>AQ = 1000 | J = 533<br>H = 500 <sup>5</sup><br>G = 400 | Blank = Ver. 2.0 (SVR = 0x80390020)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>C = Ver. 2.1.3<br>(SVR = 0x80390021)<br>D = Ver. 3.1.x<br>(SVR = 0x80390031) |
|                 | 8548                                    |                                         |                                                                  |                                                               |                                            | Blank = Ver. 2.0 (SVR = 0x80310020)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>C = Ver. 2.1.3<br>(SVR = 0x80310021)<br>D = Ver. 3.1.x<br>(SVR = 0x80310031) |
|                 | 8547E                                   |                                         |                                                                  | AU = 1333<br>AT = 1200<br>AQ = 1000                           | J = 533<br>G = 400                         | Blank = Ver. 2.0 (SVR = 0x80390120)<br>A = Ver. 2.1.1<br>B = Ver. 2.1.2<br>C = Ver. 2.1.3<br>(SVR = 0x80390121)<br>D = Ver. 3.1.x<br>(SVR = 0x80390131) |
|                 | 8547                                    |                                         |                                                                  |                                                               |                                            | Blank = Ver. 2.0 (SVR = 0x80390120) A = Ver. 2.1.1 B = Ver. 2.1.2 C = Ver. 2.1.3 (SVR = 0x80310121) D = Ver. 3.1.x (SVR = 0x80310131)                   |

## Table 87. Part Numbering Nomenclature

...