### Intel - 5CSEBA5U19C7SN Datasheet





Welcome to E-XFL.COM

#### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| Product Status          | Active                                                                                          |
|-------------------------|-------------------------------------------------------------------------------------------------|
| Architecture            | MCU, FPGA                                                                                       |
| Core Processor          | Single ARM <sup>®</sup> Cortex <sup>®</sup> -A9 MPCore <sup>™</sup> with CoreSight <sup>™</sup> |
| Flash Size              | -                                                                                               |
| RAM Size                | 64KB                                                                                            |
| Peripherals             | DMA, POR, WDT                                                                                   |
| Connectivity            | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG              |
| Speed                   | 800MHz                                                                                          |
| Primary Attributes      | FPGA - 85K Logic Elements                                                                       |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                                                 |
| Package / Case          | 484-FBGA                                                                                        |
| Supplier Device Package | 484-UBGA (19x19)                                                                                |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/5cseba5u19c7sn                                       |
|                         |                                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Recommended Operating Conditions**

### Table 4. Recommended Operating Conditions for Cyclone V Devices

This table lists the steady-state voltage values expected from Cyclone V devices. Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol                           | Description                                                                                   | Condition                                  | Minimum <sup>(2)</sup> | Typical | Maximum <sup>(2)</sup> | Unit      |
|----------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------|------------------------|---------|------------------------|-----------|
| V <sub>CC</sub>                  | Core voltage, periphery circuitry power supply,<br>transceiver physical coding sublayer (PCS) | Devices without internal scrubbing feature | 1.07                   | 1.1     | 1.13                   | V         |
|                                  | (PCIe*) hard IP digital power supply                                                          |                                            | 1.12                   | 1.15    | 1.18                   | V         |
| V <sub>CC_AUX</sub>              | Auxiliary supply                                                                              | -                                          | 2.375                  | 2.5     | 2.625                  | V         |
| V <sub>CCPD</sub> <sup>(4)</sup> | I/O pre-driver power supply                                                                   | 3.3 V                                      | 3.135                  | 3.3     | 3.465                  | V         |
|                                  |                                                                                               | 3.0 V                                      | 2.85                   | 3.0     | 3.15                   | V         |
|                                  |                                                                                               | 2.5 V                                      | 2.375                  | 2.5     | 2.625                  | V         |
| V <sub>CCIO</sub>                | I/O buffers power supply                                                                      | 3.3 V                                      | 3.135                  | 3.3     | 3.465                  | V         |
|                                  |                                                                                               | 3.0 V                                      | 2.85                   | 3.0     | 3.15                   | V         |
|                                  |                                                                                               | 2.5 V                                      | 2.375                  | 2.5     | 2.625                  | V         |
|                                  |                                                                                               | 1.8 V                                      | 1.71                   | 1.8     | 1.89                   | V         |
|                                  |                                                                                               | 1.5 V                                      | 1.425                  | 1.5     | 1.575                  | V         |
|                                  |                                                                                               | 1.35 V                                     | 1.283                  | 1.35    | 1.418                  | V         |
|                                  |                                                                                               | 1.25 V                                     | 1.19                   | 1.25    | 1.31                   | V         |
|                                  |                                                                                               | 1.2 V                                      | 1.14                   | 1.2     | 1.26                   | V         |
|                                  |                                                                                               | •                                          |                        |         | •                      | continued |

<sup>(2)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(3)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(4)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.  $V_{CCPD}$  must be 3.3 V when  $V_{CCIO}$  is 3.3 V.



| Symbol/Description                                                 | Condition                                   | Transceiv | Transceiver Speed Grade 5 <sup>(30)</sup> Transceive |     | sceiver Speed Grade 6 |     |     | Transceiver Speed Grade 7 |     |     |    |
|--------------------------------------------------------------------|---------------------------------------------|-----------|------------------------------------------------------|-----|-----------------------|-----|-----|---------------------------|-----|-----|----|
|                                                                    |                                             | Min       | Тур                                                  | Max | Min                   | Тур | Max | Min                       | Тур | Max |    |
| Intra-differential pair skew                                       | TX $V_{CM} = 0.65$ V and slew rate of 15 ps | -         | -                                                    | 15  | _                     | -   | 15  | -                         | -   | 15  | ps |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                          | -         | -                                                    | 180 | -                     | -   | 180 | -                         | -   | 180 | ps |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | ×N PMA bonded<br>mode                       | -         | -                                                    | 500 | -                     | -   | 500 | -                         | -   | 500 | ps |

### Table 25. CMU PLL Specifications for Cyclone V GX, GT, SX, and ST Devices

| Symbol/Description        | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> |     | Transceiver Speed Grade 6     |     |     | Transceiver Speed Grade 7 |     |     | Unit |      |
|---------------------------|-----------|-------------------------------------------|-----|-------------------------------|-----|-----|---------------------------|-----|-----|------|------|
|                           |           | Min                                       | Тур | Мах                           | Min | Тур | Мах                       | Min | Тур | Мах  |      |
| Supported data range      | _         | 614                                       | _   | 5000/614<br>4 <sup>(35)</sup> | 614 | -   | 3125                      | 614 | _   | 2500 | Mbps |
| fPLL supported data range | —         | 614                                       | —   | 3125                          | 614 | —   | 3125                      | 614 | —   | 2500 | Mbps |

### Table 26. Transceiver-FPGA Fabric Interface Specifications for Cyclone V GX, GT, SX, and ST Devices

| Symbol/Description                      | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> |     | Transceiver Speed Grade 6 |     |     | Transceiver Speed Grade 7 |     |     | Unit   |     |
|-----------------------------------------|-----------|-------------------------------------------|-----|---------------------------|-----|-----|---------------------------|-----|-----|--------|-----|
|                                         |           | Min                                       | Тур | Max                       | Min | Тур | Max                       | Min | Тур | Max    |     |
| Interface speed (single-<br>width mode) | _         | 25                                        | _   | 187.5                     | 25  | -   | 187.5                     | 25  | -   | 163.84 | MHz |
| Interface speed (double-<br>width mode) | _         | 25                                        | _   | 163.84                    | 25  | -   | 163.84                    | 25  | _   | 156.25 | MHz |

#### **Related Information**

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 32
- CTLE Response at Data Rates  $\leq$  3.25 Gbps across Supported AC Gain and DC Gain on page 33
- PCIe Supported Configurations and Placement Guidelines
   Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices
   which require full compliance to the PCIe Gen2 transmit jitter specification.

#### Cyclone V Device Datasheet

CV-51002 | 2018.05.07



| Intel Quartus Prime 1st          |             |             | Intel Q     | uartus Prime V <sub>OD</sub> | Setting     |             |              | Unit |
|----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------|
| Post Tap Pre-Emphasis<br>Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV)                  | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) |      |
| 11                               | -           | 10.2        | 6.09        | 5.01                         | 4.23        | 3.61        | -            | dB   |
| 12                               | -           | 11.56       | 6.74        | 5.51                         | 4.68        | 3.97        | _            | dB   |
| 13                               | _           | 12.9        | 7.44        | 6.1                          | 5.12        | 4.36        | _            | dB   |
| 14                               | —           | 14.44       | 8.12        | 6.64                         | 5.57        | 4.76        | _            | dB   |
| 15                               | _           | _           | 8.87        | 7.21                         | 6.06        | 5.14        | _            | dB   |
| 16                               | _           | _           | 9.56        | 7.73                         | 6.49        | _           | _            | dB   |
| 17                               | _           | _           | 10.43       | 8.39                         | 7.02        | _           | _            | dB   |
| 18                               | _           | _           | 11.23       | 9.03                         | 7.52        | _           | _            | dB   |
| 19                               | _           | _           | 12.18       | 9.7                          | 8.02        | _           | _            | dB   |
| 20                               | _           | _           | 13.17       | 10.34                        | 8.59        | _           | _            | dB   |
| 21                               | _           | _           | 14.2        | 11.1                         | _           | —           | _            | dB   |
| 22                               | _           | _           | 15.38       | 11.87                        | _           | _           | _            | dB   |
| 23                               | _           | _           | _           | 12.67                        | _           | _           | _            | dB   |
| 24                               | _           | _           | _           | 13.48                        | _           | _           | _            | dB   |
| 25                               | _           | _           | _           | 14.37                        | _           | _           | _            | dB   |
| 26                               | _           | _           | _           | _                            | -           | _           | _            | dB   |
| 27                               | _           | _           | _           | _                            | _           | _           | _            | dB   |
| 28                               | _           | _           | _           | _                            | _           | _           | _            | dB   |
| 29                               | _           | _           | _           | _                            |             | -           |              | dB   |
| 30                               | _           | -           | _           | _                            | _           | -           | _            | dB   |
| 31                               | _           | -           | _           | _                            | _           | -           | -            | dB   |

### **Related Information**

SPICE Models for Intel Devices

Provides the Cyclone V HSSI HSPICE models.

#### Cyclone V Device Datasheet

CV-51002 | 2018.05.07



| Memory     | Mode                                                                                                    | Resources Used |        |     | Performance |          |     |  |  |
|------------|---------------------------------------------------------------------------------------------------------|----------------|--------|-----|-------------|----------|-----|--|--|
|            |                                                                                                         | ALUTs          | Memory | -C6 | -C7, -I7    | -C8, -A7 |     |  |  |
|            | ROM, all supported width                                                                                | 0              | 1      | 420 | 350         | 300      | MHz |  |  |
| M10K Block | Single-port, all supported widths                                                                       | 0              | 1      | 315 | 275         | 240      | MHz |  |  |
|            | Simple dual-port, all supported widths                                                                  | 0              | 1      | 315 | 275         | 240      | MHz |  |  |
|            | Simple dual-port with the <b>read-during-write</b> option set to <b>Old Data</b> , all supported widths | 0              | 1      | 275 | 240         | 180      | MHz |  |  |
|            | True dual port, all supported widths                                                                    | 0              | 1      | 315 | 275         | 240      | MHz |  |  |
|            | ROM, all supported widths                                                                               | 0              | 1      | 315 | 275         | 240      | MHz |  |  |

### **Periphery Performance**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.



|                 | Symbol                                  | Condition                                                                                       |      | -C6 |                     |      | -C7, -I7 |                     |      | -C8, -A7 |                     |      |
|-----------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|---------------------|------|----------|---------------------|------|----------|---------------------|------|
|                 |                                         |                                                                                                 | Min  | Тур | Max                 | Min  | Тур      | Мах                 | Min  | Тур      | Мах                 |      |
|                 |                                         | Emulated<br>Differential I/O<br>Standards                                                       |      |     |                     |      |          |                     |      |          |                     |      |
|                 | $t_{\text{RISE}}$ and $t_{\text{FALL}}$ | True Differential<br>I/O Standards                                                              | _    | _   | 200                 | -    | -        | 200                 | _    | _        | 200                 | ps   |
|                 |                                         | Emulated<br>Differential I/O<br>Standards with<br>Three External<br>Output Resistor<br>Networks | -    | _   | 250                 | _    | _        | 250                 | _    | _        | 300                 | ps   |
|                 |                                         | Emulated<br>Differential I/O<br>Standards with<br>One External<br>Output Resistor<br>Network    | _    | _   | 300                 | _    | _        | 300                 | _    | _        | 300                 | ps   |
|                 | TCCS                                    | True Differential<br>I/O Standards                                                              | -    | -   | 200                 | -    | -        | 250                 | -    | _        | 250                 | ps   |
|                 |                                         | Emulated<br>Differential I/O<br>Standards with<br>Three External<br>Output Resistor<br>Networks | -    | _   | 300                 | -    | _        | 300                 | _    | _        | 300                 | ps   |
|                 |                                         | Emulated<br>Differential I/O<br>Standards with<br>One External<br>Output Resistor<br>Network    | -    | _   | 300                 | -    | _        | 300                 | _    | _        | 300                 | ps   |
| Receiver        | f <sub>HSDR</sub> (data rate)           | SERDES factor J<br>=4 to $10^{(64)}$                                                            | (65) | -   | 875 <sup>(67)</sup> | (65) | -        | 840 <sup>(67)</sup> | (65) | _        | 640 <sup>(67)</sup> | Mbps |
|                 |                                         | SERDES factor J<br>= 1 to 2, uses<br>DDR registers                                              | (65) | -   | (66)                | (65) | -        | (66)                | (65) | -        | (66)                | Mbps |
| Sampling Window |                                         | _                                                                                               | _    | _   | 350                 | _    | _        | 350                 | _    | _        | 350                 | ps   |



### **OCT Calibration Block Specifications**

### Table 38. OCT Calibration Block Specifications for Cyclone V Devices

| Symbol                | Description                                                                                                                                                                 | Min | Тур  | Max | Unit   |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                                    | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of <code>OCTUSRCLK</code> clock cycles required for $R_S$ <code>OCT/R_T</code> OCT calibration                                                                       | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                                         | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the ${\tt dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between ${\tt R}_S$ OCT and ${\tt R}_T$ OCT | _   | 2.5  | _   | ns     |

### Figure 5. Timing Diagram for oe and dyn\_term\_ctrl Signals





### Figure 9. SD/MMC Timing Diagram



#### **Related Information**

Booting and Configuration Chapter, Cyclone V Hard Processor System Technical Reference Manual Provides more information about CSEL pin settings in the *SD/MMC Controller CSEL Pin Settings* table.

### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

### Table 47. USB Timing Requirements for Cyclone V Devices

| Symbol           | Description                                  | Min | Тур   | Max | Unit |
|------------------|----------------------------------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period                         | —   | 16.67 | —   | ns   |
| T <sub>d</sub>   | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | —     | 11  | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   | _     | _   | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | _     | _   | ns   |

### Cyclone V Device Datasheet CV-51002 | 2018.05.07



| Symbol           | Description                        | Min | Max | Unit |
|------------------|------------------------------------|-----|-----|------|
| T <sub>cea</sub> | Chip enable to data access time    | —   | 25  | ns   |
| T <sub>rea</sub> | Read enable to data access time    | —   | 16  | ns   |
| T <sub>rhz</sub> | Read enable to data high impedance | _   | 100 | ns   |
| T <sub>rr</sub>  | Ready to read enable low           | 20  | —   | ns   |

### Figure 15. NAND Command Latch Timing Diagram





### Figure 18. NAND Data Read Timing Diagram



### **Arm Trace Timing Characteristics**

### Table 53. Arm Trace Timing Requirements for Cyclone V Devices

Most debugging tools have a mechanism to adjust the capture point of trace data.

| Description                     | Min  | Мах | Unit |
|---------------------------------|------|-----|------|
| CLK clock period                | 12.5 | _   | ns   |
| CLK maximum duty cycle          | 45   | 55  | %    |
| CLK to D0 -D7 output data delay | -1   | 1   | ns   |

### **UART Interface**

The maximum UART baud rate is 6.25 megasymbols per second.

### **GPIO Interface**

The minimum detectable general-purpose I/O (GPIO) pulse width is 2  $\mu$ s. The pulse width is based on a debounce clock frequency of 1 MHz.



| Symbol                             | Parameter                                                 | Minimum                                                  | Maximum | Unit   |
|------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|---------|--------|
| t <sub>CF2CK</sub> <sup>(83)</sup> | nCONFIG high to first rising edge on DCLK                 | 1506                                                     | -       | μs     |
| t <sub>ST2CK</sub> <sup>(83)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                        | -       | μs     |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK              | 5.5                                                      | -       | ns     |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK                | N - 1/f <sub>DCLK</sub> <sup>(84)</sup>                  | -       | s      |
| t <sub>CH</sub>                    | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                  | -       | s      |
| t <sub>CL</sub>                    | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                  | -       | S      |
| t <sub>CLK</sub>                   | DCLK period                                               | 1/f <sub>MAX</sub>                                       | -       | S      |
| f <sub>MAX</sub>                   | DCLK frequency (FPP ×8/ ×16)                              | _                                                        | 125     | MHz    |
| t <sub>R</sub>                     | Input rise time                                           | _                                                        | 40      | ns     |
| t <sub>F</sub>                     | Input fall time                                           | _                                                        | 40      | ns     |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode <sup>(85)</sup>               | 175                                                      | 437     | μs     |
| t <sub>CD2CU</sub>                 | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                                  | -       | -      |
| t <sub>CD2UMC</sub>                | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × CLKUSR period) | _       | _      |
| T <sub>init</sub>                  | Number of clock cycles required for device initialization | 8,576                                                    | -       | Cycles |

### **Related Information**

FPP Configuration Timing Provides the FPP configuration timing waveforms.

<sup>(85)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(82)</sup> This value can be obtained if you do not delay configuration by externally holding nSTATUS low.

<sup>&</sup>lt;sup>(83)</sup> If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(84)</sup> N is the DCLK-to-DATA[] ratio and  $f_{DCLK}$  is the DCLK frequency of the system.



# **DCLK Frequency Specification in the AS Configuration Scheme**

### Table 61. DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                 | Minimum | Typical | Maximum | Unit |
|-------------------------------------------|---------|---------|---------|------|
| DCLK frequency in AS configuration scheme | 5.3     | 7.9     | 12.5    | MHz  |
|                                           | 10.6    | 15.7    | 25.0    | MHz  |
|                                           | 21.3    | 31.4    | 50.0    | MHz  |
|                                           | 42.6    | 62.9    | 100.0   | MHz  |

### Passive Serial (PS) Configuration Timing

#### Table 62. PS Timing Parameters for Cyclone V Devices

| Symbol                             | Parameter                                    | Minimum | Maximum              | Unit |  |
|------------------------------------|----------------------------------------------|---------|----------------------|------|--|
| t <sub>CF2CD</sub>                 | nCONFIG low to CONF_DONE low                 | _       | 600                  | ns   |  |
| t <sub>CF2ST0</sub>                | nCONFIG low to nSTATUS low                   | _       | 600                  | ns   |  |
| t <sub>CFG</sub>                   | nCONFIG low pulse width                      | 2       | _                    | μs   |  |
| t <sub>STATUS</sub>                | nSTATUS low pulse width                      | 268     | 1506 <sup>(89)</sup> | μs   |  |
| t <sub>CF2ST1</sub>                | nCONFIG high to nSTATUS high                 | -       | 1506 <sup>(90)</sup> | μs   |  |
| t <sub>CF2CK</sub> <sup>(91)</sup> | nCONFIG high to first rising edge on DCLK    | 1506    | -                    | μs   |  |
| t <sub>ST2CK</sub> <sup>(91)</sup> | nSTATUS high to first rising edge of DCLK    | 2       | -                    | μs   |  |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK | 5.5     | -                    | ns   |  |
|                                    | continued                                    |         |                      |      |  |

<sup>(89)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(90)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

<sup>(91)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.



### **Configuration Files**

### Table 64. Uncompressed .rbf Sizes for Cyclone V Devices

Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Intel Quartus Prime software. However, for a specific version of the Intel Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size.

| Variant                      | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) | Recommended EPCQ Serial<br>Configuration Device <sup>(94)</sup> |
|------------------------------|-------------|--------------------------------|------------------------|-----------------------------------------------------------------|
| Cyclone V E <sup>(95)</sup>  | A2          | 21,061,280                     | 275,608                | EPCQ64                                                          |
|                              | A4          | 21,061,280                     | 275,608                | EPCQ64                                                          |
|                              | A5          | 33,958,560                     | 322,072                | EPCQ128                                                         |
|                              | A7          | 56,167,552                     | 435,288                | EPCQ128                                                         |
|                              | A9          | 102,871,776                    | 400,408                | EPCQ256                                                         |
| Cyclone V GX                 | C3          | 14,510,912                     | 320,280                | EPCQ32                                                          |
|                              | C4          | 33,958,560                     | 322,072                | EPCQ128                                                         |
|                              | C5          | 33,958,560                     | 322,072                | EPCQ128                                                         |
|                              | C7          | 56,167,552                     | 435,288                | EPCQ128                                                         |
|                              | C9          | 102,871,776                    | 400,408                | EPCQ256                                                         |
| Cyclone V GT                 | D5          | 33,958,560                     | 322,072                | EPCQ128                                                         |
|                              | D7          | 56,167,552                     | 435,288                | EPCQ128                                                         |
|                              | D9          | 102,871,776                    | 400,408                | EPCQ256                                                         |
| Cyclone V SE <sup>(95)</sup> | A2          | 33,958,560                     | 322,072                | EPCQ128                                                         |
| continued                    |             |                                |                        |                                                                 |

The IOCSR raw binary file (.rbf) size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(94)</sup> The recommended EPCQ serial configuration devices are able to store more than one image.

<sup>(95)</sup> No PCIe hard IP, configuration via protocol (CvP) is not supported in this family.



| Variant      | Member Code | Active Serial <sup>(96)</sup> |            |                                    | Fast Passive Pa | rallel <sup>(97)</sup> |                                    |
|--------------|-------------|-------------------------------|------------|------------------------------------|-----------------|------------------------|------------------------------------|
|              |             | Width                         | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width           | DCLK (MHz)             | Minimum Configuration<br>Time (ms) |
|              | A9          | 4                             | 100        | 257                                | 16              | 125                    | 51                                 |
| Cyclone V GX | C3          | 4                             | 100        | 36                                 | 16              | 125                    | 7                                  |
|              | C4          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | C5          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | C7          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
|              | C9          | 4                             | 100        | 257                                | 16              | 125                    | 51                                 |
| Cyclone V GT | D5          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | D7          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
|              | D9          | 4                             | 100        | 257                                | 16              | 125                    | 51                                 |
| Cyclone V SE | A2          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | A4          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | A5          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
|              | A6          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
| Cyclone V SX | C2          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | C4          | 4                             | 100        | 85                                 | 16              | 125                    | 17                                 |
|              | C5          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
|              | C6          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
| Cyclone V ST | D5          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |
|              | D6          | 4                             | 100        | 140                                | 16              | 125                    | 28                                 |

<sup>(96)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(97)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



## **Programmable Output Buffer Delay**

### Table 69. Programmable Output Buffer Delay for Cyclone V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Intel Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
| D <sub>OUTBUF</sub> | Rising and/or falling edge delay | 0 (default) | ps   |
|                     |                                  | 50          | ps   |
|                     |                                  | 100         | ps   |
|                     |                                  | 150         | ps   |

# Glossary

#### Table 70.Glossary

| Term                       | Definition               |
|----------------------------|--------------------------|
| Differential I/O standards | Receiver Input Waveforms |
|                            | continued                |











| Term                 | Definition                                                                                                                                                                                                         |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | CLKOUT Pins<br>CLKOUT Pins<br>four_EXT<br>Core Clock<br>Legend<br>Reconfigurable in User Mode<br>External Feedback<br>Note:<br>(1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.        |
| RL                   | Receiver differential input discrete resistor (external to the Cyclone V device).                                                                                                                                  |
| Sampling window (SW) | Timing diagram—The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown:<br>Bit Time |
|                      | 0.5 x TCCS RSKM Sampling Window RSKM 0.5 x TCCS (SW)                                                                                                                                                               |



# **Document Revision History for Cyclone V Device Datasheet**

| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.05.07          | <ul> <li>Added description about the low-power option ("L" suffix) for Cyclone V SE and SX devices.</li> <li>Added the <i>Cyclone V Devices Overshoot Duration</i> diagram.</li> <li>Removed the description on SD/MMC interface calibration support in the <i>Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Cyclone V Devices</i> table. This feature is currently supported in the preloader.</li> <li>Removed the note to Cyclone V SE A2 and A4 devices, and Cyclone V SX C2 and C4 devices in the <i>Uncompressed .rbf Sizes for Cyclone V Devices</i> table. These devices are currently supported in the Intel Quartus Prime software.</li> <li>Removed PowerPlay text from tool name.</li> <li>Updated the IP name from ALTREMOTE_UPDATE to Remote Update Intel FPGA IP.</li> <li>Rebranded as Intel.</li> <li>Added the Low Power Variants table and the estimating power consumption steps to the "Cyclone V Device Datasheet" Overview section.</li> <li>Updated the minimum value for t<sub>DH</sub> to 2.5 for -6 speed grade/2.9 for -7 and -8 speed grade.</li> </ul> |

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications for 1.5 V PCML in Receiver Specifications for Cyclone V GX, GT, SX, and ST Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Cyclone V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables:         <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Cyclone V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Cyclone V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Cyclone V Devices</li> <li>PS Timing Parameters for Cyclone V Devices</li> </ul> </li> </ul> |
| June 2016     | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Cyclone V Devices table.         <ul> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> </ul> </li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Cyclone V Devices table.</li> </ul>                                                                                                                                                                                                                                                                  |
|               |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                         |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.23 | Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps. Updated the note in the following tables:                                                                                                                                                                                                     |
|              |            | <ul> <li>Transceiver Power Supply Operating Conditions for Cyclone V GX, GT, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                      |
|              |            | <ul> <li>Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                                         |
|              |            | <ul> <li>Transceiver Compliance Specification for All Supported Protocol for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                       |
|              |            | <ul> <li>Updated the description for V<sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply". Added a note to state that V<sub>CC_AUX_SHARED</sub> must be powered by the same source as VCC_AUX for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices. Updated in the following tables:</li> </ul> |
|              |            | <ul> <li>Absolute Maximum Ratings for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                              |
|              |            | <ul> <li>— HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                                |
|              |            | Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.                                                                                                                                                       |
|              |            | • Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal.<br>Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.                                                                                |
|              |            | • Updated f <sub>VCO</sub> maximum value from 1400 MHz to 1600 MHz for -C7 and -I7 speed grades in the PLL specifications table.                                                                                                                                                                                                |
|              |            | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.                                                                                                                                                                                                    |
|              |            | Added the following notes in the High-Speed I/O Specifications for Cyclone V Devices table:                                                                                                                                                                                                                                     |
|              |            | <ul> <li>The Cyclone V devices support true RSDS output standard with data rates of up to 230 Mbps using true LVDS output<br/>buffer types on all I/O banks.</li> </ul>                                                                                                                                                         |
|              |            | <ul> <li>The Cyclone V devices support true mini-LVDS output standard with data rates of up to 340 Mbps using true LVDS<br/>output buffer types on all I/O banks.</li> </ul>                                                                                                                                                    |
|              |            | • Updated HPS Clock Performance main_base_clk specifications from 462 MHz to 400 MHz for -C6 speed grade.                                                                                                                                                                                                                       |
|              |            | • Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C7, -I7, -A7, and -C8 speed grades) and 1,850 MHz (for - C6 speed grade).                                                                                                                                                                                            |
|              |            | Changed the symbol for HPS PLL input jitter divide value from NR to N.                                                                                                                                                                                                                                                          |
|              |            | • Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables:                                                                                                                                                                                                                          |
|              |            | <ul> <li>SPI Master Timing Requirements for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                        |
|              |            | <ul> <li>— SPI Slave Timing Requirements for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                       |
|              |            | • Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.     |
|              |            | Added HPS JTAG timing specifications.                                                                                                                                                                                                                                                                                           |
|              |            | • Updated the configuration .rbf size (bits) for Cyclone V devices.                                                                                                                                                                                                                                                             |
|              |            | Added a note to Uncompressed .rbf Sizes for Cyclone V Devices table: The recommended EPCQ serial configuration devices are able to store more than one image.                                                                                                                                                                   |
|              | 1          | continued                                                                                                                                                                                                                                                                                                                       |

#### Cyclone V Device Datasheet

CV-51002 | 2018.05.07



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.9     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20.</li> <li>Updated h2f_user2_clk specification for -C6, -C7, and -I7 speed grades in Table 34.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 35.</li> <li>Updated T<sub>d</sub> and T<sub>h</sub> specifications in Table 41.</li> <li>Added T<sub>h</sub> specification in Table 43 and Figure 10.</li> </ul> |
|               |         | <ul> <li>Updated a note in Figure 17, Figure 18, and Figure 20 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 54.</li> <li>Added DCLK device initialization clock source specification in Table 56.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Added "Recommended EPCQ Serial Configuration Device" values in Table 57.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 59.</li> </ul>                                                                                                                                                                                                                      |
| February 2014 | 3.8     | <ul> <li>Updated V<sub>CCRSTCLK_HPS</sub> maximum specification in Table 1.</li> <li>Added V<sub>CC_AUX_SHARED</sub> specification in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| December 2013 | 3.7     | <ul> <li>Updated Table 1, Table 3, Table 19, Table 20, Table 23, Table 25, Table 27, Table 34, Table 44, Table 51, Table 52, Table 55, and Table 61.</li> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 24, Table 25, Table 26, Table 27, Table 28, Table 32, Table 33, Table 49, Table 50, Table 51, Table 52, Table 53, Table 54, Table 55, Table 57, Table 58, Table 59, Table 60, and Table 62.</li> </ul>                                                                                                                                                                                                                                                                                                                                                |
| November 2013 | 3.6     | Updated Table 23, Table 30, and Table 31.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| October 2013  | 3.5     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 23, Table 35, and Table 36.</li> <li>Updated Table 1, Table 5, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, Table 28, Table 34, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, and Table 53.</li> <li>Updated Figure 1, Figure 2, Figure 4, Figure 10, Figure 12, Figure 13, and Figure 16.</li> <li>Removed table: GPIO Pulse Width for Cyclone V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                       |