# Intel - 5CSEBA5U23C7SN Datasheet





Welcome to E-XFL.COM

#### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| Product Status          | Active                                                                                           |
|-------------------------|--------------------------------------------------------------------------------------------------|
| Architecture            | MCU, FPGA                                                                                        |
| Core Processor          | Single ARM® Cortex®-A9 MPCore <sup><math>m</math></sup> with CoreSight <sup><math>m</math></sup> |
| Flash Size              | -                                                                                                |
| RAM Size                | 64KB                                                                                             |
| Peripherals             | DMA, POR, WDT                                                                                    |
| Connectivity            | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG               |
| Speed                   | 800MHz                                                                                           |
| Primary Attributes      | FPGA - 85K Logic Elements                                                                        |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                                                  |
| Package / Case          | 672-FBGA                                                                                         |
| Supplier Device Package | 672-UBGA (23x23)                                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/5cseba5u23c7sn                                        |
|                         |                                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





#### Table 2. **Absolute Maximum Ratings for Cyclone V Devices**

| Symbol                                    | Description                                                            | Minimum | Maximum | Unit |
|-------------------------------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>                           | Core voltage and periphery circuitry power supply                      | -0.5    | 1.43    | V    |
| V <sub>CCPGM</sub>                        | Configuration pins power supply                                        | -0.5    | 3.90    | V    |
| V <sub>CC_AUX</sub>                       | Auxiliary supply                                                       | -0.5    | 3.25    | V    |
| V <sub>CCBAT</sub>                        | Battery back-up power supply for design security volatile key register | -0.5    | 3.90    | V    |
| V <sub>CCPD</sub>                         | I/O pre-driver power supply                                            | -0.5    | 3.90    | V    |
| V <sub>CCIO</sub>                         | I/O power supply                                                       | -0.5    | 3.90    | V    |
| V <sub>CCA_FPLL</sub>                     | Phase-locked loop (PLL) analog power supply                            | -0.5    | 3.25    | V    |
| V <sub>CCH_GXB</sub>                      | Transceiver high voltage power                                         | -0.5    | 3.25    | V    |
| V <sub>CCE_GXB</sub>                      | Transceiver power                                                      | -0.5    | 1.50    | V    |
| V <sub>CCL_GXB</sub>                      | Transceiver clock network power                                        | -0.5    | 1.50    | V    |
| VI                                        | DC input voltage                                                       | -0.5    | 3.80    | V    |
| V <sub>CC_HPS</sub>                       | HPS core voltage and periphery circuitry power supply                  | -0.5    | 1.43    | V    |
| V <sub>CCPD_HPS</sub>                     | HPS I/O pre-driver power supply                                        | -0.5    | 3.90    | V    |
| V <sub>CCIO_HPS</sub>                     | HPS I/O power supply                                                   | -0.5    | 3.90    | V    |
| V <sub>CCRSTCLK_HPS</sub>                 | HPS reset and clock input pins power supply                            | -0.5    | 3.90    | V    |
| V <sub>CCPLL_HPS</sub>                    | HPS PLL analog power supply                                            | -0.5    | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> <sup>(1)</sup> | HPS auxiliary power supply                                             | -0.5    | 3.25    | V    |
| I <sub>OUT</sub>                          | DC output current per pin                                              | -25     | 40      | mA   |
| Tj                                        | Operating junction temperature                                         | -55     | 125     | °C   |
| T <sub>STG</sub>                          | Storage temperature (no bias)                                          | -65     | 150     | °C   |

<sup>(1)</sup> V<sub>CC\_AUX\_SHARED</sub> must be powered by the same source as V<sub>CC\_AUX</sub> for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices.



### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for  $\sim$ 15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

#### Table 3. Maximum Allowed Overshoot During Transitions for Cyclone V Devices

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit      |
|---------|------------------|---------------|--------------------------------------|-----------|
| Vi (AC) | AC input voltage | 3.8           | 100                                  | %         |
|         |                  | 3.85          | 68                                   | %         |
|         |                  | 3.9           | 45                                   | %         |
|         |                  | 3.95          | 28                                   | %         |
|         |                  | 4             | 15                                   | %         |
|         |                  | 4.05          | 13                                   | %         |
|         |                  | 4.1           | 11                                   | %         |
|         |                  | 4.15          | 9                                    | %         |
|         |                  | 4.2           | 8                                    | %         |
|         |                  | 4.25          | 7                                    | %         |
|         |                  | 4.3           | 5.4                                  | %         |
|         |                  | 4.35          | 3.2                                  | %         |
|         |                  | 4.4           | 1.9                                  | %         |
|         |                  | 4.45          | 1.1                                  | %         |
|         |                  |               |                                      | continued |

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.



| Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit |
|--------|-------------|---------------|--------------------------------------|------|
|        |             | 4.5           | 0.6                                  | %    |
|        |             | 4.55          | 0.4                                  | %    |
|        |             | 4.6           | 0.2                                  | %    |

For an overshoot of 3.8 V, the percentage of high time for the overshoot can be as high as 100% over a 10-year period. Percentage of high time is calculated as ([delta T]/T) × 100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal.

#### Figure 1. **Cyclone V Devices Overshoot Duration**



# **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Cyclone V devices.



| Symbol                                     | Description                                   | Condition | Minimum <sup>(11)</sup> | Typical | Maximum <sup>(11)</sup> | Unit |
|--------------------------------------------|-----------------------------------------------|-----------|-------------------------|---------|-------------------------|------|
|                                            |                                               | 1.8 V     | 1.71                    | 1.8     | 1.89                    | V    |
| V <sub>CCPLL_HPS</sub>                     | HPS PLL analog voltage regulator power supply | —         | 2.375                   | 2.5     | 2.625                   | V    |
| V <sub>CC_AUX_SHARED</sub> <sup>(14)</sup> | HPS auxiliary power supply                    | _         | 2.375                   | 2.5     | 2.625                   | V    |

#### **Related Information**

Recommended Operating Conditions on page 8 Provides the steady-state voltage values for the FPGA portion of the device.

# **DC Characteristics**

#### **Supply Current and Power Consumption**

Intel offers two ways to estimate power for your design—the Excel-based EPE and the Intel<sup>®</sup> Quartus<sup>®</sup> Prime Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Intel Quartus Prime Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- Early Power Estimator User Guide Provides more information about power estimation tools.
- Power Analysis chapter, Intel Quartus Prime Handbook Provides more information about power estimation tools.

<sup>&</sup>lt;sup>(11)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(14)</sup> V<sub>CC\_AUX\_SHARED</sub> must be powered by the same source as V<sub>CC\_AUX</sub> for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices.



# Table 9. OCT Calibration Accuracy Specifications for Cyclone V Devices

Calibration accuracy for the calibrated on-chip series termination ( $R_S$  OCT) and on-chip parallel termination ( $R_T$  OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

| Symbol                                                                                      | Description                                                                                                                            | Condition (V)                               | C          | alibration Accura | c <b>y</b> | Unit |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|-------------------|------------|------|
|                                                                                             |                                                                                                                                        |                                             | -C6        | -I7, -C7          | -C8, -A7   |      |
| 25-Ω R <sub>S</sub>                                                                         | Internal series termination with calibration (25- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15               | ±15        | %    |
| 50-Ω R <sub>S</sub>                                                                         | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15               | ±15        | %    |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                                | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2    | ±15        | ±15               | ±15        | %    |
| 48-Ω, 60-Ω, and 80-Ω $\rm R_S$                                                              | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting)                                  | V <sub>CCI0</sub> = 1.2                     | ±15        | ±15               | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                         | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                  | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2      | -10 to +40 | -10 to +40        | -10 to +40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35, 1.25         | -10 to +40 | -10 to +40        | -10 to +40 | %    |
| $60\text{-}\Omega$ and $120\text{-}\Omega$ $R_{T}$                                          | Internal parallel termination with calibration ( $60-\Omega$ and $120-\Omega$ setting)                                                 | V <sub>CCIO</sub> = 1.2                     | -10 to +40 | -10 to +40        | -10 to +40 | %    |
| $25-\Omega R_{S\_left\_shift}$                                                              | Internal left shift series termination with calibration (25- $\Omega$ $R_{S\_left\_shift}$ setting)                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15               | ±15        | %    |



#### **Differential I/O Standard Specifications**

#### Table 20. Differential I/O Standard Specifications for Cyclone V Devices

Differential inputs are powered by  $V_{CCPD}$  which requires 2.5 V.

| I/O Standard                                                                                                                                                                                                                                                                                                                                                                                 |       | V <sub>CCIO</sub> (V) |       |     | V <sub>ID</sub> (mV) <sup>(21)</sup> |     |       | V <sub>ICM(DC)</sub> (V)       |          | V <sub>OD</sub> (V) <sup>(22)</sup> |     | !)  | V <sub>OCM</sub> (V) <sup>(22)(23)</sup> |       | (23)  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------|-----|--------------------------------------|-----|-------|--------------------------------|----------|-------------------------------------|-----|-----|------------------------------------------|-------|-------|
|                                                                                                                                                                                                                                                                                                                                                                                              | Min   | Тур                   | Мах   | Min | Condition                            | Мах | Min   | Condition                      | Мах      | Min                                 | Тур | Max | Min                                      | Тур   | Max   |
| PCML Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to <i>Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices</i> table. |       |                       |       |     |                                      |     |       |                                | ce clock |                                     |     |     |                                          |       |       |
| 2.5 V LVDS <sup>(24)</sup>                                                                                                                                                                                                                                                                                                                                                                   | 2.375 | 2.5                   | 2.625 | 100 | V <sub>CM</sub> = 1.25<br>V          | —   | 0.05  | D <sub>MAX</sub> ≤ 700<br>Mbps | 1.80     | 0.247                               | _   | 0.6 | 1.125                                    | 1.25  | 1.375 |
|                                                                                                                                                                                                                                                                                                                                                                                              |       |                       |       |     |                                      |     | 1.05  | D <sub>MAX</sub> > 700<br>Mbps | 1.55     |                                     |     |     |                                          |       |       |
| BLVDS <sup>(25)(26)</sup>                                                                                                                                                                                                                                                                                                                                                                    | 2.375 | 2.5                   | 2.625 | 100 | _                                    | _   | -     | -                              | _        | _                                   | _   | -   | -                                        | _     | _     |
| RSDS (HIO) <sup>(27)</sup>                                                                                                                                                                                                                                                                                                                                                                   | 2.375 | 2.5                   | 2.625 | 100 | V <sub>CM</sub> = 1.25<br>V          | _   | 0.25  | -                              | 1.45     | 0.1                                 | 0.2 | 0.6 | 0.5                                      | 1.2   | 1.4   |
| Mini-LVDS (HIO)<br>(28)                                                                                                                                                                                                                                                                                                                                                                      | 2.375 | 2.5                   | 2.625 | 200 | _                                    | 600 | 0.300 | _                              | 1.425    | 0.25                                |     | 0.6 | 1                                        | 1.2   | 1.4   |
|                                                                                                                                                                                                                                                                                                                                                                                              |       |                       |       |     |                                      |     |       |                                |          |                                     |     |     |                                          | conti | nued  |

 $^{(21)}$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.

<sup>(22)</sup>  $R_L$  range:  $90 \le R_L \le 110 \Omega$ .

- <sup>(23)</sup> This applies to default pre-emphasis setting only.
- (24) For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rate above 700 Mbps and 0.00 V to 1.85 V for data rate below 700 Mbps.
- (25) There are no fixed V<sub>ICM</sub>, V<sub>OD</sub>, and V<sub>OCM</sub> specifications for BLVDS. They depend on the system topology.
- <sup>(26)</sup> For more information about BLVDS interface support in Intel devices, refer to AN522: Implementing Bus LVDS Interface in Supported Intel Device Families.
- <sup>(27)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(28)</sup> For optimized mini-LVDS receiver performance, the receiver voltage input range must be within 0.300 V to 1.425 V.



| Symbol/Description                                                 | Condition                                   | Transceiver Speed Grade 5 <sup>(30)</sup> |     |     | Transceiver Speed Grade 6 |     |     | Transceiver Speed Grade 7 |     |     | Unit |
|--------------------------------------------------------------------|---------------------------------------------|-------------------------------------------|-----|-----|---------------------------|-----|-----|---------------------------|-----|-----|------|
|                                                                    |                                             | Min                                       | Тур | Max | Min                       | Тур | Max | Min                       | Тур | Max |      |
| Intra-differential pair skew                                       | TX $V_{CM} = 0.65$ V and slew rate of 15 ps | -                                         | -   | 15  | _                         | -   | 15  | -                         | -   | 15  | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                          | -                                         | -   | 180 | -                         | -   | 180 | -                         | -   | 180 | ps   |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | ×N PMA bonded<br>mode                       | -                                         | -   | 500 | -                         | -   | 500 | -                         | -   | 500 | ps   |

#### Table 25. CMU PLL Specifications for Cyclone V GX, GT, SX, and ST Devices

| Symbol/Description        | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> |     |                               | Transceiver Speed Grade 6 |     |      | Transce | Unit |      |      |
|---------------------------|-----------|-------------------------------------------|-----|-------------------------------|---------------------------|-----|------|---------|------|------|------|
|                           |           | Min                                       | Тур | Мах                           | Min                       | Тур | Мах  | Min     | Тур  | Мах  |      |
| Supported data range      | _         | 614                                       | _   | 5000/614<br>4 <sup>(35)</sup> | 614                       | -   | 3125 | 614     | _    | 2500 | Mbps |
| fPLL supported data range | —         | 614                                       | —   | 3125                          | 614                       | —   | 3125 | 614     | —    | 2500 | Mbps |

#### Table 26. Transceiver-FPGA Fabric Interface Specifications for Cyclone V GX, GT, SX, and ST Devices

| Symbol/Description                      | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> |     |        | Transceiver Speed Grade 6 |     |        | Transce | Unit |        |     |
|-----------------------------------------|-----------|-------------------------------------------|-----|--------|---------------------------|-----|--------|---------|------|--------|-----|
|                                         |           | Min                                       | Тур | Max    | Min                       | Тур | Max    | Min     | Тур  | Max    |     |
| Interface speed (single-<br>width mode) | _         | 25                                        | _   | 187.5  | 25                        | -   | 187.5  | 25      | -    | 163.84 | MHz |
| Interface speed (double-<br>width mode) | _         | 25                                        | _   | 163.84 | 25                        | -   | 163.84 | 25      | _    | 156.25 | MHz |

#### **Related Information**

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 32
- CTLE Response at Data Rates  $\leq$  3.25 Gbps across Supported AC Gain and DC Gain on page 33
- PCIe Supported Configurations and Placement Guidelines
   Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices
   which require full compliance to the PCIe Gen2 transmit jitter specification.



# **CTLE** Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain





# Cyclone V Device Datasheet

CV-51002 | 2018.05.07



| Symbol                   | Parameter                                                                                                       | Condition                     | Min | Тур | Мах                 | Unit      |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|---------------------|-----------|
|                          |                                                                                                                 | -C8, -A7 speed grades         | 600 | -   | 1300                | MHz       |
| teinduty                 | Input clock or external feedback clock input duty cycle                                                         | _                             | 40  | _   | 60                  | %         |
| fout                     | Output frequency for internal global or regional clock                                                          | –C6, –C7, –I7 speed<br>grades | _   | _   | 550 <sup>(54)</sup> | MHz       |
|                          |                                                                                                                 | –C8, –A7 speed grades         | _   | _   | 460 <sup>(54)</sup> | MHz       |
| f <sub>OUT_EXT</sub>     | Output frequency for external clock output                                                                      | –C6, –C7, –I7 speed<br>grades | _   | _   | 667 <sup>(54)</sup> | MHz       |
|                          |                                                                                                                 | –C8, –A7 speed grades         | -   | _   | 533 <sup>(54)</sup> | MHz       |
| toutduty                 | Duty cycle for external clock output (when set to 50%)                                                          | _                             | 45  | 50  | 55                  | %         |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                       | -                             | -   | -   | 10                  | ns        |
| t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _                             | _   | _   | 100                 | MHz       |
| t <sub>LOCK</sub>        | Time required to lock from end-of-device configuration or deassertion of areset                                 | _                             | _   | _   | 1                   | ms        |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after<br>switchover or reconfiguring any non-post-<br>scale counters/delays) | _                             | _   | _   | 1                   | ms        |
| f <sub>CLBW</sub>        | PLL closed-loop bandwidth                                                                                       | Low                           | -   | 0.3 | -                   | MHz       |
|                          |                                                                                                                 | Medium                        | -   | 1.5 | -                   | MHz       |
|                          |                                                                                                                 | High <sup>(55)</sup>          | -   | 4   | -                   | MHz       |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                                     | -                             | -   | -   | ±50                 | ps        |
|                          |                                                                                                                 | •<br>•                        |     |     |                     | continued |

<sup>&</sup>lt;sup>(53)</sup> The VCO frequency reported by the Intel Quartus Prime software takes into consideration the VCO post-scale counter  $\kappa$  value. Therefore, if the counter  $\kappa$  has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.

 $<sup>^{(54)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(55)</sup> High bandwidth PLL settings are not supported in external feedback mode.



# **DSP Block Performance Specifications**

## Table 32. DSP Block Performance Specifications for Cyclone V Devices

|                            | Mode                                                     |     | Performance |          | Unit |
|----------------------------|----------------------------------------------------------|-----|-------------|----------|------|
|                            |                                                          | -C6 | -C7, -I7    | -C8, -A7 |      |
| Modes using One DSP Block  | Independent 9 × 9 multiplication                         | 340 | 300         | 260      | MHz  |
|                            | Independent 18 × 19 multiplication                       | 287 | 250         | 200      | MHz  |
|                            | Independent 18 $\times$ 18 multiplication                | 287 | 250         | 200      | MHz  |
|                            | Independent 27 × 27 multiplication                       | 250 | 200         | 160      | MHz  |
|                            | Independent 18 $\times$ 25 multiplication                | 310 | 250         | 200      | MHz  |
|                            | Independent 20 × 24 multiplication                       | 310 | 250         | 200      | MHz  |
|                            | Two 18 $\times$ 19 multiplier adder mode                 | 310 | 250         | 200      | MHz  |
|                            | $18 \times 18$ multiplier added summed with 36-bit input | 310 | 250         | 200      | MHz  |
| Modes using Two DSP Blocks | Complex 18 × 19 multiplication                           | 310 | 250         | 200      | MHz  |

#### **Memory Block Performance Specifications**

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Intel Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in f<sub>MAX</sub>.

#### Table 33. Memory Block Performance Specifications for Cyclone V Devices

| Memory | Mode                                                     | Resources Used |        | Performance |          |          | Unit      |
|--------|----------------------------------------------------------|----------------|--------|-------------|----------|----------|-----------|
|        |                                                          | ALUTs          | Memory | -C6         | -C7, -I7 | -C8, -A7 |           |
| MLAB   | Single port, all supported widths                        |                | 1      | 420         | 350      | 300      | MHz       |
|        | Simple dual-port, all supported widths                   |                | 1      | 420         | 350      | 300      | MHz       |
|        | Simple dual-port with read and write at the same address |                | 1      | 340         | 290      | 240      | MHz       |
|        |                                                          |                | •      |             |          |          | continued |



# **OCT Calibration Block Specifications**

### Table 38. OCT Calibration Block Specifications for Cyclone V Devices

| Symbol                | Description                                                                                                                                                                 | Min | Тур  | Max | Unit   |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                                    | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of <code>OCTUSRCLK</code> clock cycles required for $R_S$ <code>OCT/R_T</code> OCT calibration                                                                       | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                                         | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the ${\tt dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between ${\tt R}_S$ OCT and ${\tt R}_T$ OCT | _   | 2.5  | _   | ns     |

# Figure 5. Timing Diagram for oe and dyn\_term\_ctrl Signals





# **HPS PLL Specifications**

#### **HPS PLL VCO Frequency Range**

#### Table 41. HPS PLL VCO Frequency Range for Cyclone V Devices

| Description | Speed Grade        | Minimum | Maximum | Unit |
|-------------|--------------------|---------|---------|------|
| VCO range   | -C7, -I7, -A7, -C8 | 320     | 1,600   | MHz  |
| -C6         |                    | 320     | 1,850   | MHz  |

#### **HPS PLL Input Clock Range**

The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS\_CLK1 and HPS\_CLK2 inputs.

#### **Related Information**

#### Clock Select, Booting and Configuration chapter

Provides more information about the clock range for different values of clock select (CSEL).

#### **HPS PLL Input Jitter**

Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64.

Maximum input jitter = Input clock period  $\times$  Divide value (N)  $\times$  0.02

#### Table 42. Examples of Maximum Input Jitter

| Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit |
|------------------------------|------------------|----------------|------|
| 40 ns                        | 1                | 0.8            | ns   |
| 40 ns                        | 2                | 1.6            | ns   |
| 40 ns                        | 4                | 3.2            | ns   |



#### Figure 10. USB Timing Diagram



# **Ethernet Media Access Controller (EMAC) Timing Characteristics**

#### Table 48. Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Cyclone V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | —     | 8   | —    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  | —    | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 | _    | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      |       | —   | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 | _   | 0.15 | ns   |

# Figure 11. RGMII TX Timing Diagram





# Table 49. RGMII RX Timing Requirements for Cyclone V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    | _   | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    | -   | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    | -   | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   | _   | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   | _   | ns   |

## Figure 12. RGMII RX Timing Diagram



# Table 50. Management Data Input/Output (MDIO) Timing Requirements for Cyclone V Devices

| Symbol           | Description                   | Min | Тур | Max | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | —   | 400 | —   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay |     | _   | 20  | ns   |
| Ts               | Setup time for MDIO data      |     | —   | —   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       |     | —   | —   | ns   |



# Figure 17. NAND Data Write Timing Diagram



Cyclone V Device Datasheet CV-51002 | 2018.05.07



# **CAN Interface**

The maximum controller area network (CAN) data rate is 1 Mbps.

# **HPS JTAG Timing Specifications**

## Table 54. HPS JTAG Timing Parameters and Values for Cyclone V Devices

| Symbol                  | Description                              | Min | Мах                | Unit |
|-------------------------|------------------------------------------|-----|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | —                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  | —                  | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  | _                  | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   | —                  | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   | _                  | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   | —                  | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | _   | 12 <sup>(73)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | _   | 14 <sup>(73)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |     | 14(73)             | ns   |

# **Configuration Specifications**

This section provides configuration specifications and timing for Cyclone V devices.

<sup>&</sup>lt;sup>(73)</sup> A 1-ns adder is required for each V<sub>CCIO\_HPS</sub> voltage step down from 3.0 V. For example,  $t_{JPCO}$ = 13 ns if V<sub>CCIO\_HPS</sub> of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.



| Term                 | Definition                                                                                                                                                                                                         |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | CLKOUT Pins<br>CLKOUT Pins<br>four_EXT<br>Core Clock<br>Legend<br>Reconfigurable in User Mode<br>External Feedback<br>Note:<br>(1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.        |
| RL                   | Receiver differential input discrete resistor (external to the Cyclone V device).                                                                                                                                  |
| Sampling window (SW) | Timing diagram—The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown:<br>Bit Time |
|                      | 0.5 x TCCS RSKM Sampling Window RSKM 0.5 x TCCS (SW)                                                                                                                                                               |

# Cyclone V Device Datasheet

CV-51002 | 2018.05.07



| Term                       | Definition                                                                                                                                                              |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>outpj_io</sub>      | Period jitter on the GPIO driven by a PLL                                                                                                                               |
| t <sub>outpj_dc</sub>      | Period jitter on the dedicated clock output driven by a PLL                                                                                                             |
| t <sub>RISE</sub>          | Signal low-to-high transition time (20-80%)                                                                                                                             |
| Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ |
| V <sub>CM(DC)</sub>        | DC common mode input voltage.                                                                                                                                           |
| V <sub>ICM</sub>           | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                   |
| V <sub>ID</sub>            | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.            |
| V <sub>DIF(AC)</sub>       | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                             |
| V <sub>DIF(DC)</sub>       | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                            |
| V <sub>IH</sub>            | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                   |
| V <sub>IH(AC)</sub>        | High-level AC input voltage                                                                                                                                             |
| V <sub>IH(DC)</sub>        | High-level DC input voltage                                                                                                                                             |
| V <sub>IL</sub>            | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                     |
| V <sub>IL(AC)</sub>        | Low-level AC input voltage                                                                                                                                              |
| V <sub>IL(DC)</sub>        | Low-level DC input voltage                                                                                                                                              |
| V <sub>OCM</sub>           | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                               |
| V <sub>OD</sub>            | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter.   |
| V <sub>SWING</sub>         | Differential input voltage                                                                                                                                              |
| V <sub>X</sub>             | Input differential cross point voltage                                                                                                                                  |
| V <sub>OX</sub>            | Output differential cross point voltage                                                                                                                                 |
| W                          | High-speed I/O block—Clock boost factor                                                                                                                                 |



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                         |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.23 | Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps. Updated the note in the following tables:                                                                                                                                                                                                     |
|              |            | <ul> <li>Transceiver Power Supply Operating Conditions for Cyclone V GX, GT, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                      |
|              |            | <ul> <li>Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                                         |
|              |            | <ul> <li>Transceiver Compliance Specification for All Supported Protocol for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                       |
|              |            | <ul> <li>Updated the description for V<sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply". Added a note to state that V<sub>CC_AUX_SHARED</sub> must be powered by the same source as VCC_AUX for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices. Updated in the following tables:</li> </ul> |
|              |            | <ul> <li>Absolute Maximum Ratings for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                              |
|              |            | <ul> <li>— HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices</li> </ul>                                                                                                                                                                                                                                |
|              |            | Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.                                                                                                                                                       |
|              |            | • Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal.<br>Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.                                                                                |
|              |            | • Updated f <sub>VCO</sub> maximum value from 1400 MHz to 1600 MHz for -C7 and -I7 speed grades in the PLL specifications table.                                                                                                                                                                                                |
|              |            | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.                                                                                                                                                                                                    |
|              |            | Added the following notes in the High-Speed I/O Specifications for Cyclone V Devices table:                                                                                                                                                                                                                                     |
|              |            | <ul> <li>The Cyclone V devices support true RSDS output standard with data rates of up to 230 Mbps using true LVDS output<br/>buffer types on all I/O banks.</li> </ul>                                                                                                                                                         |
|              |            | <ul> <li>The Cyclone V devices support true mini-LVDS output standard with data rates of up to 340 Mbps using true LVDS<br/>output buffer types on all I/O banks.</li> </ul>                                                                                                                                                    |
|              |            | • Updated HPS Clock Performance main_base_clk specifications from 462 MHz to 400 MHz for -C6 speed grade.                                                                                                                                                                                                                       |
|              |            | • Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C7, -I7, -A7, and -C8 speed grades) and 1,850 MHz (for - C6 speed grade).                                                                                                                                                                                            |
|              |            | Changed the symbol for HPS PLL input jitter divide value from NR to N.                                                                                                                                                                                                                                                          |
|              |            | • Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables:                                                                                                                                                                                                                          |
|              |            | <ul> <li>SPI Master Timing Requirements for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                        |
|              |            | <ul> <li>— SPI Slave Timing Requirements for Cyclone V Devices</li> </ul>                                                                                                                                                                                                                                                       |
|              |            | • Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.     |
|              |            | Added HPS JTAG timing specifications.                                                                                                                                                                                                                                                                                           |
|              |            | • Updated the configuration .rbf size (bits) for Cyclone V devices.                                                                                                                                                                                                                                                             |
|              |            | Added a note to Uncompressed .rbf Sizes for Cyclone V Devices table: The recommended EPCQ serial configuration devices are able to store more than one image.                                                                                                                                                                   |
|              | 1          | continued                                                                                                                                                                                                                                                                                                                       |



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2013     | 3.4     | <ul> <li>Updated Table 20, Table 27, and Table 34.</li> <li>Updated "UART Interface" and "CAN Interface" sections.</li> <li>Removed the following tables: <ul> <li>Table 45: UART Baud Rate for Cyclone V Devices</li> <li>Table 47: CAN Pulse Width for Cyclone V Devices</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                         |
| May 2013      | 3.3     | <ul> <li>Added Table 33.</li> <li>Updated Figure 5, Figure 6, Figure 17, Figure 19, and Figure 20.</li> <li>Updated Table 1, Table 4, Table 5, Table 10, Table 13, Table 19, Table 20, Table 26, Table 32, Table 35, Table 36, Table 43, Table 53, Table 54, Table 57, and Table 61.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |
| March 2013    | 3.2     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 57.</li> <li>Updated Table 1, Table 2, Table 17, Table 20, Table 52, and Table 56.</li> <li>Updated Figure 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| January 2013  | 3.1     | Updated Table 4, Table 20, and Table 56.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| November 2012 | 3.0     | <ul> <li>Updated Table 1, Table 4, Table 5, Table 9, Table 14, Table 16, Table 17, Table 19, Table 20, Table 25, Table 28, Table 52, Table 55, Table 56, and Table 59.</li> <li>Removed table: Transceiver Block Jitter Specifications for Cyclone V GX Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 33, Table 34, Table 35, Table 36, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, and Table 46.</li> <li>Added Figure 4, Figure 5, Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, and Figure 16.</li> <li>Updated Table 3.</li> </ul> </li> </ul> |
| June 2012     | 2.0     | <ul> <li>Updated for the Quartus Prime software v12.0 release:</li> <li>Restructured document.</li> <li>Removed "Power Consumption" section.</li> <li>Updated Table 1, Table 3, Table 19, Table 20, Table 25, Table 27, Table 28, Table 30, Table 31, Table 34, Table 36, Table 37, Table 38, Table 39, Table 41, Table 43, and Table 46.</li> <li>Added Table 22, Table 23, and Table 29.</li> <li>Added Figure 1 and Figure 2.</li> <li>Added "Initialization" and "Configuration Files" sections.</li> </ul>                                                                                                                                                                                                           |