Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 800MHz | | Primary Attributes | FPGA - 110K Logic Elements | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 484-FBGA | | Supplier Device Package | 484-UBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cseba6u19i7n | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 2. Absolute Maximum Ratings for Cyclone V Devices | Symbol | Description | Minimum | Maximum | Unit | |--------------------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Core voltage and periphery circuitry power supply | -0.5 | 1.43 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | -0.5 | 3.90 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | -0.5 | 3.25 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.90 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.90 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.90 | V | | V <sub>CCA_FPLL</sub> | Phase-locked loop (PLL) analog power supply | -0.5 | 3.25 | V | | V <sub>CCH_GXB</sub> | Transceiver high voltage power | -0.5 | 3.25 | V | | V <sub>CCE_GXB</sub> | Transceiver power | -0.5 | 1.50 | V | | V <sub>CCL_GXB</sub> | Transceiver clock network power | -0.5 | 1.50 | V | | V <sub>I</sub> | DC input voltage | -0.5 | 3.80 | V | | V <sub>CC_HPS</sub> | HPS core voltage and periphery circuitry power supply | -0.5 | 1.43 | V | | V <sub>CCPD_HPS</sub> | HPS I/O pre-driver power supply | -0.5 | 3.90 | V | | V <sub>CCIO_HPS</sub> | HPS I/O power supply | -0.5 | 3.90 | V | | V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply | -0.5 | 3.90 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog power supply | -0.5 | 3.25 | V | | V <sub>CC_AUX_SHARED</sub> (1) | HPS auxiliary power supply | -0.5 | 3.25 | V | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | | Т | Operating junction temperature | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (no bias) | -65 | 150 | °C | $<sup>^{(1)}</sup>$ V<sub>CC\_AUX\_SHARED</sub> must be powered by the same source as V<sub>CC\_AUX</sub> for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices. ## **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.00 V can only be at 4.00 V for $\sim 15\%$ over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years. ### Table 3. Maximum Allowed Overshoot During Transitions for Cyclone V Devices This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|------------------|---------------|--------------------------------------|-----------| | Vi (AC) | AC input voltage | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | | 4.15 | 9 | % | | | | 4.2 | 8 | % | | | | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | · | | · | continued | ### **OCT Without Calibration Resistance Tolerance Specifications** #### Table 10. OCT Without Calibration Resistance Tolerance Specifications for Cyclone V Devices This table lists the Cyclone V OCT without calibration resistance tolerance to PVT changes. | Symbol | Description | Condition (V) | Re | sistance Tolerar | nce | Unit | |----------------------|------------------------------------------------------------------------|------------------------------|-----|------------------|----------|------| | | | | -C6 | -I7, -C7 | -C8, -A7 | | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±35 | ±50 | ±50 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5 | ±25 | ±40 | ±40 | % | ## Figure 2. Equation for OCT Variation Without Recalibration $$R_{OCT} = R_{SCAL} \left( 1 + \left| \frac{dR}{dT} \times \Delta T \right| \pm \left| \frac{dR}{dV} \times \Delta V \right| \right)$$ The definitions for the equation are as follows: - ullet The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>. - R<sub>SCAL</sub> is the OCT resistance value at power-up. - $\bullet$ $\;\;\Delta T$ is the variation of temperature with respect to the temperature at power up. ### **Differential SSTL I/O Standards** Table 18. Differential SSTL I/O Standards for Cyclone V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWI</sub> | NG(DC) (V) | V <sub>X(AC)</sub> (V) | | | V <sub>SWING(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|------------------|-------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------|--| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2 Class I,<br>II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 -<br>0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (20) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> -<br>V <sub>REF</sub> ) | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (20) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> -<br>V <sub>REF</sub> ) | | | SSTL-125 | 1.19 | 1.25 | 1.31 | 0.18 | (20) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> -<br>V <sub>REF</sub> ) | | ## **Differential HSTL and HSUL I/O Standards** Table 19. Differential HSTL and HSUL I/O Standards for Cyclone V Devices | I/O Standard | 1 | v <sub>ccio</sub> (v) | | V <sub>DIF</sub> | F(DC) <b>(V)</b> | | V <sub>X(AC)</sub> (V) V <sub>CM(DC)</sub> (V) | | | | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|------------------|-------------------------|-----------------------------------|------------------------------------------------|-----------------------------------|-------------------------|-------------------------|--------------------------|------|-----------------------------| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | - | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.4 | _ | | HSTL-12 Class<br>I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5 × V <sub>CCIO</sub> | _ | 0.4 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.6 × V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5 × V <sub>CCIO</sub><br>- 0.12 | 0.5 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub><br>+ 0.12 | 0.4 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.6 × V <sub>CCIO</sub> | 0.44 | 0.44 | The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). # **Transceiver Performance Specifications** ## Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices Table 21. Reference Clock Specifications for Cyclone V GX, GT, SX, and ST Devices | Symbol/Description | Condition | Transceiv | er Speed G | rade 5 <sup>(30)</sup> | Transce | iver Speed | Grade 6 | Transce | iver Speed | Grade 7 | Unit | | |--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------|----------------|------------------------|---------|----------------|---------|---------|----------------|---------|---------|--| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | Supported I/O standards | | 1.2 V PCML, 1.5 V PCML, 2.5 V PCML, Differential LVPECL <sup>(31)</sup> , HCSL, and LVDS | | | | | | | | | | | | Input frequency from REFCLK input pins <sup>(32)</sup> | _ | 27 | _ | 550 | 27 | _ | 550 | 27 | _ | 550 | MHz | | | Rise time | Measure at ±60 mV of differential signal <sup>(33)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | | Fall time | Measure at ±60 mV of differential signal <sup>(33)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | | Peak-to-peak differential input voltage | _ | 200 | _ | 2000 | 200 | _ | 2000 | 200 | _ | 2000 | mV | | | Spread-spectrum<br>modulating clock frequency | PCIe | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | | Spread-spectrum<br>downspread | PCIe | _ | 0 to -<br>0.5% | _ | _ | 0 to -<br>0.5% | _ | _ | 0 to -<br>0.5% | _ | _ | | | On-chip termination resistors | _ | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | | | | | | | | | | | co | ntinued | | <sup>(30)</sup> Transceiver Speed Grade 5 covers specifications for Cyclone V GT and ST devices. <sup>(31)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. <sup>(32)</sup> The reference clock frequency must be $\geq$ 307.2 MHz to be fully compliance to CPRI transmit jitter specification at 6.144 Gbps. For more information about CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. $<sup>^{(33)}</sup>$ REFCLK performance requires to meet transmitter REFCLK phase noise specification. ## CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain Figure 4. CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Cyclone V GX, GT, SX, and ST Devices ### **High-Speed I/O Specifications** #### Table 34. High-Speed I/O Specifications for Cyclone V Devices When J = 1 or 2, bypass the serializer/deserializer (SERDES) block. For LVDS applications, you must use the PLLs in integer PLL mode. This is achieved by using the LVDS clock network. The Cyclone V devices support the following output standards using true LVDS output buffer types on all I/O banks. - True RSDS output standard with data rates of up to 360 Mbps - True mini-LVDS output standard with data rates of up to 400 Mbps | | Symbol | | | -C6 | | | -C7, -I7 | | | -C8, -A7 | | Unit | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|------|-----|-------|------|----------|-----|------|----------|-----|------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | f <sub>HSCLK_in</sub> (input clock frequency) True Differential I/O Standards | | Clock boost factor W = 1 to 40 <sup>(63)</sup> | 5 | _ | 437.5 | 5 | _ | 420 | 5 | _ | 320 | MHz | | f <sub>HSCLK_in</sub> (input clo<br>Standards | f <sub>HSCLK_in</sub> (input clock frequency) Single-Ended I/O Standards | | 5 | _ | 320 | 5 | _ | 320 | 5 | _ | 275 | MHz | | f <sub>HSCLK_OUT</sub> (output | clock frequency) | _ | 5 | _ | 420 | 5 | _ | 370 | 5 | _ | 320 | MHz | | Transmitter | | | (65) | _ | 840 | (65) | _ | 740 | (65) | _ | 640 | Mbps | | | continued | | | | | | | | | inued | | | <sup>(63)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate. The $F_{max}$ specification is based on the fast clock used for serial data. The interface $F_{max}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(65)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. #### Cyclone V Device Datasheet | Symbol | Condition | | -C6 | | | -C7, -I7 | | | -C8, -A7 | | Unit | |------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|-----|------|------|----------|------|------|----------|------|-------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | SERDES factor J<br>= 1 to 2, uses<br>DDR registers | (65) | _ | (66) | (65) | _ | (66) | (65) | _ | (66) | Mbps | | Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks- f <sub>HSDR</sub><br>(data rate) <sup>(67)</sup> | SERDES factor J<br>= 4 to 10 | (65) | _ | 640 | (65) | - | 640 | (65) | _ | 550 | Mbps | | Emulated Differential I/O<br>Standards with One External<br>Output Resistor Network - f <sub>HSDR</sub><br>(data rate) | SERDES factor J<br>= 4 to 10 | (65) | _ | 170 | (65) | _ | 170 | (65) | _ | 170 | Mbps | | t <sub>x Jitter</sub> -True Differential I/O<br>Standards <sup>(67)</sup> | Total Jitterfor<br>Data Rate, 600<br>Mbps – 840<br>Mbps | _ | _ | 350 | _ | _ | 380 | _ | _ | 500 | ps | | | Total Jitter for<br>Data Rate <<br>600Mbps | _ | _ | 0.21 | _ | _ | 0.23 | _ | _ | 0.30 | UI | | t <sub>x Jitter</sub> -Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks | Total Jitter for<br>Data Rate <<br>640Mbps | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | ps | | t <sub>x Jitter</sub> -Emulated Differential I/O<br>Standards with One External<br>Output Resistor Network | Total Jitter for<br>Data Rate <<br>640Mbps | _ | _ | 0.15 | _ | _ | 0.15 | _ | _ | 0.15 | UI | | t <sub>DUTY</sub> | TX output clock<br>duty cycle for<br>both True and | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | <b>'</b> | | | | | · | 1 | 1 | | 1 | cont | inued | The maximum ideal data rate is the SERDES factor (J) $\times$ PLL max output frequency ( $f_{out}$ ), provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. <sup>(67)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. ## **Quad SPI Flash Timing Characteristics** Table 43. Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Cyclone V Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------|------|--------------------------|----------------------------------------------------|------| | F <sub>clk</sub> | SCLK_OUT clock frequency (External clock) | _ | _ | 108 | MHz | | T <sub>qspi_clk</sub> | QSPI_CLK clock period (Internal reference clock) | 2.32 | _ | _ | ns | | T <sub>dutycycle</sub> | SCLK_OUT duty cycle | 45 | _ | 55 | % | | T <sub>dssfrst</sub> | Output delay QSPI_SS valid before first clock edge | - | 1/2 cycle of<br>SCLK_OUT | _ | ns | | T <sub>dsslst</sub> | Output delay QSPI_SS valid after last clock edge | -1 | _ | 1 | ns | | T <sub>dio</sub> | I/O data output delay | -1 | _ | 1 | ns | | T <sub>din_start</sub> | Input data valid start | _ | _ | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52$ (68) | ns | | T <sub>din_end</sub> | Input data valid end | | _ | _ | ns | Figure 6. Quad SPI Flash Timing Diagram This timing diagram illustrates clock polarity mode 0 and clock phase mode 0. $R_{delay}$ is set by programming the register <code>qspiregs.rddatacap</code>. For the SoC EDS software version 13.1 and later, Intel provides automatic Quad SPI calibration in the preloader. For more information about $R_{delay}$ , refer to the Quad SPI Flash Controller chapter in the Cyclone V Hard Processor System Technical Reference Manual. Figure 7. SPI Master Timing Diagram Table 45. SPI Slave Timing Requirements for Cyclone V Devices The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. | Symbol | Description | Min | Max | Unit | |-------------------|-------------------------------------------------|-----|-----|------| | T <sub>clk</sub> | CLK clock period | 20 | _ | ns | | T <sub>s</sub> | MOSI Setup time | 5 | _ | ns | | T <sub>h</sub> | MOSI Hold time | 5 | _ | ns | | T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8 | _ | ns | | T <sub>hss</sub> | Hold time SPI_SS valid after last clock edge | 8 | _ | ns | | T <sub>d</sub> | MISO output delay | _ | 6 | ns | ## **SD/MMC Timing Characteristics** ### Table 46. Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Cyclone V Devices After power up or cold reset, the Boot ROM uses drvsel = 3 and smplsel = 0 to execute the code. At the same time, the SD/MMC controller enters the Identification Phase followed by the Data Phase. During this time, the value of interface output clock SDMMC\_CLK\_OUT changes from a maximum of 400 kHz (Identification Phase) up to a maximum of 12.5 MHz (Data Phase), depending on the internal reference clock SDMMC\_CLK and the CSEL setting. The value of SDMMC\_CLK is based on the external oscillator frequency and has a maximum value of 50 MHz. After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively. | Symbol | Description | Min | Max | Unit | |-----------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|------------------------------------------------|------| | T <sub>sdmmc_clk</sub> (internal reference clock) | SDMMC_CLK clock period (Identification mode) | 20 | _ | ns | | | SDMMC_CLK clock period (Default speed mode) | 5 | _ | ns | | | SDMMC_CLK clock period (High speed mode) | 5 | _ | ns | | T <sub>sdmmc_clk_out</sub> (interface output clock) | SDMMC_CLK_OUT clock period (Identification mode) | 2500 | _ | ns | | | SDMMC_CLK_OUT clock period (Default speed mode) | 40 | - | ns | | | SDMMC_CLK_OUT clock period (High speed mode) | 20 | - | ns | | T <sub>dutycycle</sub> | SDMMC_CLK_OUT duty cycle | 45 | 55 | % | | T <sub>d</sub> | SDMMC_CMD/SDMMC_D output delay | (T <sub>sdmmc_clk</sub> × drvsel)/2 - 1.23 | $(T_{sdmmc\_clk} \times drvsel)/2 + 1.69$ (70) | ns | | T <sub>su</sub> | Input setup time | $1.05 - (T_{\text{sdmmc\_clk}} \times \text{smplsel})/2$ | <del>-</del> | ns | | T <sub>h</sub> | Input hold time | $(T_{sdmmc\_clk} \times smplsel)/2$ (71) | - | ns | $<sup>^{(70)}</sup>$ drvsel is the drive clock phase shift select value. <sup>(71)</sup> smplsel is the sample clock phase shift select value. | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|--------------------|------| | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(76)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(76)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(76)</sup> | ns | ## **FPP Configuration Timing** ## DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP $\times 16$ where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Cyclone V devices use additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio - 1) clock cycles after the last data is latched into the Cyclone V device. **Table 57. DCLK-to-DATA[] Ratio for Cyclone V Devices** | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | FPP (8-bit wide) | Off | Off | 1 | | | On | Off | 1 | | | Off | On | 2 | | | On | On | 2 | | FPP (16-bit wide) | Off | Off | 1 | | | | | continued | <sup>(76)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V. | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | | On | Off | 2 | | | Off | On | 4 | | | On | On | 4 | ## **FPP** Configuration Timing when DCLK-to-DATA[] = 1 When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ and FPP $\times 16$ . For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Cyclone V Devices table. Table 58. FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Cyclone V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|----------------------------------------------|---------------------------|----------------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 1506 <sup>(77)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1506 <sup>(78)</sup> | μs | | t <sub>CF2CK</sub> <sup>(79)</sup> | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> <sup>(79)</sup> | nSTATUS high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | | | | | continued | <sup>(77)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or the nSTATUS low pulse width. $<sup>^{(78)}</sup>$ You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. $<sup>^{(79)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. | Variant | Member Code | | Active Serial <sup>(96)</sup> | | | Fast Passive Pa | rallel <sup>(97)</sup> | |--------------|-------------|-------|-------------------------------|------------------------------------|-------|-----------------|---------------------------------| | | | Width | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width | DCLK (MHz) | Minimum Configuration Time (ms) | | | A9 | 4 | 100 | 257 | 16 | 125 | 51 | | Cyclone V GX | C3 | 4 | 100 | 36 | 16 | 125 | 7 | | | C4 | 4 | 100 | 85 | 16 | 125 | 17 | | | C5 | 4 | 100 | 85 | 16 | 125 | 17 | | | C7 | 4 | 100 | 140 | 16 | 125 | 28 | | | C9 | 4 | 100 | 257 | 16 | 125 | 51 | | Cyclone V GT | D5 | 4 | 100 | 85 | 16 | 125 | 17 | | | D7 | 4 | 100 | 140 | 16 | 125 | 28 | | | D9 | 4 | 100 | 257 | 16 | 125 | 51 | | Cyclone V SE | A2 | 4 | 100 | 85 | 16 | 125 | 17 | | | A4 | 4 | 100 | 85 | 16 | 125 | 17 | | | A5 | 4 | 100 | 140 | 16 | 125 | 28 | | | A6 | 4 | 100 | 140 | 16 | 125 | 28 | | Cyclone V SX | C2 | 4 | 100 | 85 | 16 | 125 | 17 | | | C4 | 4 | 100 | 85 | 16 | 125 | 17 | | | C5 | 4 | 100 | 140 | 16 | 125 | 28 | | | C6 | 4 | 100 | 140 | 16 | 125 | 28 | | Cyclone V ST | D5 | 4 | 100 | 140 | 16 | 125 | 28 | | | D6 | 4 | 100 | 140 | 16 | 125 | 28 | $<sup>^{(96)}\,</sup>$ DCLK frequency of 100 MHz using external CLKUSR. <sup>(97)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. #### **Related Information** Configuration Files on page 76 ## **Remote System Upgrades** #### Table 66. Remote System Upgrade Circuitry Timing Specifications for Cyclone V Devices | Parameter | Minimum | Unit | |-------------------------------|---------|------| | t <sub>RU_nCONFIG</sub> (98) | 250 | ns | | t <sub>RU_nRSTIMER</sub> (99) | 250 | ns | #### **Related Information** - Remote System Upgrade State Machine Provides more information about configuration reset (RU\_CONFIG) signal. - User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal. ## **User Watchdog Internal Oscillator Frequency Specifications** ### Table 67. User Watchdog Internal Oscillator Frequency Specifications for Cyclone V Devices | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | # I/O Timing Intel offers two ways to determine I/O timing—the Excel-based I/O timing and the Intel Quartus Prime Timing Analyzer. <sup>(98)</sup> This is equivalent to strobing the reconfiguration input of the Remote Update Intel FPGA IP core high for the minimum timing specification. <sup>(99)</sup> This is equivalent to strobing the reset timer input of the Remote Update Intel FPGA IP core high for the minimum timing specification. | Term | Definition | |----------------------------|-----------------------------------------------------------------------------------------------| | | Single-Ended Waveform Positive Channel (p) = $V_{OH}$ Negative Channel (n) = $V_{OL}$ Ground | | | Differential Waveform | | f <sub>HSCLK</sub> | Left/right PLL input clock frequency. | | f <sub>HSDR</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> =1/TUI). | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | JTAG timing specifications | JTAG Timing Specifications | | | continued | | Date | Version | Changes | |---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.04 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Cyclone V Devices table. <ul> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_start</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> </ul> </li> <li>Updated the minimum specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Cyclone V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Cyclone V Devices table.</li> <li>Updated T <sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T<sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk</sub>, T<sub>su</sub>, and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams: <ul> <li>Quad SPI Flash Timing Diagram</li> <li>Updated configuration .rbf sizes for Cyclone V devices.</li> </ul> </li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | June 2015 | 2015.06.12 | <ul> <li>Updated the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Cyclone V Devices table: <ul> <li>True RSDS output standard: data rates of up to 360 Mbps</li> <li>True mini-LVDS output standard: data rates of up to 400 Mbps</li> </ul> </li> <li>Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.</li> <li>Updated T<sub>n</sub> location in I<sup>2</sup>C Timing Diagram.</li> <li>Updated T<sub>wp</sub> location in NAND Address Latch Timing Diagram.</li> <li>Updated the maximum value for t<sub>CO</sub> from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Cyclone V Devices table.</li> <li>Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices chapter.</li> <li>FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1</li> <li>FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is &gt;1</li> <li>AS Configuration Timing Waveform</li> <li>PS Configuration Timing Waveform</li> </ul> | | March 2015 | 2015.03.31 | <ul> <li>Added V<sub>CC</sub> specifications for devices with internal scrubbing feature (with SC suffix) in Recommended Operating Conditions table.</li> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Cyclone V Devices table.</li> </ul> | | | | continued | | Date | Version | Changes | |------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2015 201 | 2015.01.23 | Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps. Updated the note in the following tables: | | | | <ul> <li>Transceiver Power Supply Operating Conditions for Cyclone V GX, GT, SX, and ST Devices</li> </ul> | | | | Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices | | | | Transceiver Compliance Specification for All Supported Protocol for Cyclone V Devices | | | | <ul> <li>Updated the description for V<sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply". Added a note to state that V<sub>CC_AUX_SHARED</sub> must be powered by the same source as VCC_AUX for Cyclone V SX C5, C6, D5, and D6 devices, and Cyclone V SE A5 and A6 devices. Updated in the following tables:</li> </ul> | | | | Absolute Maximum Ratings for Cyclone V Devices | | | | HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices | | | | Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. | | | | Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification. | | | | • Updated f <sub>VCO</sub> maximum value from 1400 MHz to 1600 MHz for -C7 and -I7 speed grades in the PLL specifications table. | | | | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design. | | | | Added the following notes in the High-Speed I/O Specifications for Cyclone V Devices table: | | | | <ul> <li>The Cyclone V devices support true RSDS output standard with data rates of up to 230 Mbps using true LVDS output<br/>buffer types on all I/O banks.</li> </ul> | | | | <ul> <li>The Cyclone V devices support true mini-LVDS output standard with data rates of up to 340 Mbps using true LVDS output buffer types on all I/O banks.</li> </ul> | | | | Updated HPS Clock Performance main_base_clk specifications from 462 MHz to 400 MHz for -C6 speed grade. | | | | • Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C7, -I7, -A7, and -C8 speed grades) and 1,850 MHz (for -C6 speed grade). | | | | Changed the symbol for HPS PLL input jitter divide value from NR to N. | | | | Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables: | | | | SPI Master Timing Requirements for Cyclone V Devices | | | | — SPI Slave Timing Requirements for Cyclone V Devices | | | | Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board. | | | | Added HPS JTAG timing specifications. | | | | Updated the configuration .rbf size (bits) for Cyclone V devices. | | | | Added a note to Uncompressed .rbf Sizes for Cyclone V Devices table: The recommended EPCQ serial configuration devices are able to store more than one image. | | | | continued | ### Cyclone V Device Datasheet | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 3.9 | Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | | | | Added a note in Table 19: Differential inputs are powered by V <sub>CCPD</sub> which requires 2.5 V. | | | | Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20. | | | | Updated h2f_user2_clk specification for -C6, -C7, and -I7 speed grades in Table 34. | | | | Updated description in "HPS PLL Specifications" section. | | | | Updated VCO range maximum specification in Table 35. | | | | ullet Updated T <sub>d</sub> and T <sub>h</sub> specifications in Table 41. | | | | Added T <sub>h</sub> specification in Table 43 and Figure 10. | | | | Updated a note in Figure 17, Figure 18, and Figure 20 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. | | | | Removed "Remote update only in AS mode" specification in Table 54. | | | | Added DCLK device initialization clock source specification in Table 56. | | | | • Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature. | | | | Added "Recommended EPCQ Serial Configuration Device" values in Table 57. | | | | Removed f <sub>MAX_RU_CLK</sub> specification in Table 59. | | February 2014 | 3.8 | Updated V <sub>CCRSTCLK HPS</sub> maximum specification in Table 1. | | | | Added V <sub>CC_AUX_SHARED</sub> specification in Table 1. | | December 2013 | 3.7 | • Updated Table 1, Table 3, Table 19, Table 20, Table 23, Table 25, Table 27, Table 34, Table 44, Table 51, Table 52, Table 55, and Table 61. | | | | • Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 24, Table 25, Table 26, Table 27, Table 28, Table 32, Table 33, Table 49, Table 50, Table 51, Table 52, Table 53, Table 54, Table 55, Table 57, Table 58, Table 59, Table 60, and Table 62. | | November 2013 | 3.6 | Updated Table 23, Table 30, and Table 31. | | October 2013 | 3.5 | Added "HPS PLL Specifications". | | | | Added Table 23, Table 35, and Table 36. | | | | • Updated Table 1, Table 5, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, Table 28, Table 34, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, and Table 53. | | | | Updated Figure 1, Figure 2, Figure 4, Figure 10, Figure 12, Figure 13, and Figure 16. | | | | Removed table: GPIO Pulse Width for Cyclone V Devices. | | | | continued |