Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)?** **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 925MHz | | Primary Attributes | FPGA - 110K Logic Elements | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 672-FBGA | | Supplier Device Package | 672-UBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cseba6u23c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.00 V can only be at 4.00 V for $\sim 15\%$ over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years. ## Table 3. Maximum Allowed Overshoot During Transitions for Cyclone V Devices This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|------------------|---------------|--------------------------------------|-----------| | Vi (AC) | AC input voltage | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | | 4.15 | 9 | % | | | | 4.2 | 8 | % | | | | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | · | | · | continued | ## **Transceiver Power Supply Operating Conditions** ### Table 5. Transceiver Power Supply Operating Conditions for Cyclone V GX, GT, SX, and ST Devices | Symbol | Description | Minimum <sup>(8)</sup> | Typical | Maximum <sup>(8)</sup> | Unit | |-------------------------------|--------------------------------------------|------------------------|---------|------------------------|------| | V <sub>CCH_GXBL</sub> | Transceiver high voltage power (left side) | 2.375 | 2.5 | 2.625 | V | | V <sub>CCE_GXBL</sub> (9)(10) | Transmitter and receiver power (left side) | 1.07/1.17 | 1.1/1.2 | 1.13/1.23 | V | | V <sub>CCL_GXBL</sub> (9)(10) | Clock network power (left side) | 1.07/1.17 | 1.1/1.2 | 1.13/1.23 | V | #### **Related Information** PCIe Supported Configurations and Placement Guidelines Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices which require full compliance to the PCIe Gen2 transmit jitter specification. • 6.144-Gbps Support Capability in Cyclone V GT Devices Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices for CPRI 6.144 Gbps. <sup>(8)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(9)</sup> Intel recommends increasing the V<sub>CCE\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for Cyclone V GT and ST FPGA systems which require full compliance to the PCIe Gen2 transmit jitter specification. For more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices under this condition, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. <sup>(10)</sup> Intel recommends increasing the V<sub>CCE\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter specification at 4.9152 Gbps (Cyclone V GT and ST devices) and 6.144Gbps (Cyclone V GT and ST devices only). For more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices for CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. ## **Differential I/O Standard Specifications** #### Table 20. Differential I/O Standard Specifications for Cyclone V Devices Differential inputs are powered by $V_{\text{CCPD}}$ which requires 2.5 V. | I/O Standard | , | V <sub>CCIO</sub> (V) | | | V <sub>ID</sub> (mV) <sup>(21)</sup> | | | V <sub>ICM(DC)</sub> (V) | | V | OD (V)(22 | !) | V <sub>OCM</sub> (V) <sup>(22)(23)</sup> | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------|-----|--------------------------------------|-----|-------|--------------------------------|-------|-------|-----------|-----|------------------------------------------|------|-------| | | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices table. | | | | | | | | | | | | | | | | | 2.5 V LVDS <sup>(24)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25<br>V | _ | 0.05 | D <sub>MAX</sub> ≤ 700<br>Mbps | 1.80 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | | | | | | | | 1.05 | D <sub>MAX</sub> > 700<br>Mbps | 1.55 | | | | | | | | BLVDS <sup>(25)(26)</sup> | 2.375 | 2.5 | 2.625 | 100 | _ | _ | - | _ | _ | _ | _ | _ | _ | - | _ | | RSDS (HIO) <sup>(27)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25<br>V | _ | 0.25 | _ | 1.45 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS (HIO) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.300 | _ | 1.425 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | | • | | • | | | | • | | | | | | | cont | inued | $<sup>^{(21)}</sup>$ The minimum $V_{\text{ID}}$ value is applicable over the entire common mode range, $V_{\text{CM}}.$ <sup>&</sup>lt;sup>(22)</sup> $R_L$ range: $90 \le R_L \le 110 \Omega$ . <sup>(23)</sup> This applies to default pre-emphasis setting only. <sup>(24)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rate above 700 Mbps and 0.00 V to 1.85 V for data rate below 700 Mbps. <sup>(25)</sup> There are no fixed $V_{ICM}$ , $V_{OD}$ , and $V_{OCM}$ specifications for BLVDS. They depend on the system topology. <sup>(26)</sup> For more information about BLVDS interface support in Intel devices, refer to AN522: Implementing Bus LVDS Interface in Supported Intel Device Families. <sup>(27)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. <sup>(28)</sup> For optimized mini-LVDS receiver performance, the receiver voltage input range must be within 0.300 V to 1.425 V. | Symbol/Description | Condition | Transceiv | er Speed G | rade 5 <sup>(30)</sup> | Transce | iver Speed | Grade 6 | Transce | iver Speed | Grade 7 | Unit | |------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------|------------|------------------------|---------|--------------|---------|---------|--------------|---------|---------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | 1 | | Minimum differential eye opening at the receiver serial input pins <sup>(40)</sup> | - | 110 | _ | _ | 110 | _ | _ | 110 | _ | _ | mV | | Differential on-chip | 85-Ω setting | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | Ω | | termination resistors | 100-Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | 120-Ω setting | _ | 120 | _ | _ | 120 | _ | _ | 120 | _ | Ω | | | 150-Ω setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | 2.5 V PCML, LVPECL,<br>and LVDS | V <sub>CCE_GXBL</sub> supply <sup>(34)</sup> (35) | | | V | CCE_GXBL SUP | ply | V | CCE_GXBL SUP | ply | V | | | 1.5 V PCML | | | | 0.0 | 65/0.75/0.8 | (41) | • | | | V | | t <sub>LTR</sub> <sup>(42)</sup> | _ | _ | _ | 10 | - | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (43) | _ | _ | _ | 4 | _ | _ | 4 | _ | _ | 4 | μs | | t <sub>LTD_manual</sub> (44) | _ | _ | _ | 4 | _ | _ | 4 | _ | _ | 4 | μs | | t <sub>LTR_LTD_manual</sub> (45) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | | | 1 | ' | • | | · | ' | • | ' | co | ntinued | <sup>(40)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the Receiver Equalization feature. If you enable the Receiver Equalization feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. The AC coupled $V_{ICM} = 650$ mV for Cyclone V GX and SX in PCIe mode only. The AC coupled $V_{ICM} = 750$ mV for Cyclone V GT and ST in PCIe mode only. <sup>(42)</sup> t<sub>LTR</sub> is the time required for the receive clock data recovery (CDR) to lock to the input reference clock frequency after coming out of reset. $<sup>^{(43)}</sup>$ $t_{LTD}$ is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. CV-51002 | 2018.05.07 | Symbol/Description | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> | | | Transceiver Speed Grade 6 | | | Transceiver Speed Grade 7 | | | Unit | |-------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------------|-----|-----|---------------------------|-----|-----|------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Programmable ppm detector <sup>(46)</sup> | _ | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 | | | | | | | ppm | | | | Run length | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | UI | | Programmable equalization AC and DC gain | AC gain setting = 0<br>to 3 <sup>(47)</sup><br>DC gain setting = 0<br>to 1 | Refer to CTLE Response at Data Rates $> 3.25$ Gbps across Supported AC Gain and DC Gain for Cyclone V GX, GT, SX, and ST Devices and CTLE Response at Data Rates $\le 3.25$ Gbps across Supported AC Gain and DC Gain for Cyclone V GX, GT, SX, and ST Devices diagrams. | | | | | | | dB | | | Table 24. Transmitter Specifications for Cyclone V GX, GT, SX, and ST Devices | Symbol/Description | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> Transce | | | ansceiver Speed Grade 6 | | | Transceiver Speed Grade 7 | | | | |-------------------------------|---------------|---------------------------------------------------|-----|-------------------------------|-------------------------|------|------|---------------------------|-----|------|---------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Supported I/O standards | | | | | 1.5 V | PCML | • | | | | | | Data rate | _ | 614 | _ | 5000/614<br>4 <sup>(35)</sup> | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Differential on-chip | 85-Ω setting | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | Ω | | termination resistors | 100-Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | 120-Ω setting | _ | 120 | _ | _ | 120 | _ | _ | 120 | _ | Ω | | | 150-Ω setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | | | • | | | | • | • | | | co | ntinued | $<sup>^{(45)}</sup>$ $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. $<sup>^{(46)}</sup>$ The rate matcher supports only up to $\pm 300$ parts per million (ppm). <sup>(47)</sup> The Intel Quartus Prime software allows AC gain setting = 3 for design with data rate between 614 Mbps and 1.25 Gbps only. | Symbol/Description | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> | | | Transce | Transceiver Speed Grade 6 | | | Transceiver Speed Grade 7 | | | |--------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------|-----|-----|---------|---------------------------|-----|-----|---------------------------|-----|----| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Intra-differential pair skew | TX V <sub>CM</sub> = 0.65 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded<br>mode | _ | _ | 180 | _ | _ | 180 | _ | _ | 180 | ps | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | ×N PMA bonded<br>mode | _ | - | 500 | _ | _ | 500 | - | - | 500 | ps | ## Table 25. CMU PLL Specifications for Cyclone V GX, GT, SX, and ST Devices | Symbol/Description | Condition | Transceiv | er Speed G | rade 5 <sup>(30)</sup> | Transcei | <b>Transceiver Speed Grade 6</b> | | | Transceiver Speed Grade 7 | | | | |---------------------------|-----------|-----------|------------|-------------------------------|----------|----------------------------------|------|-----|---------------------------|------|------|--| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | Supported data range | _ | 614 | _ | 5000/614<br>4 <sup>(35)</sup> | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | | fPLL supported data range | _ | 614 | - | 3125 | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | ## Table 26. Transceiver-FPGA Fabric Interface Specifications for Cyclone V GX, GT, SX, and ST Devices | Symbol/Description | Condition | Transceiver Speed Grade 5 <sup>(30)</sup> | | | <b>Transceiver Speed Grade 6</b> | | | Transce | Unit | | | |-----------------------------------------|-----------|-------------------------------------------|-----|--------|----------------------------------|-----|--------|---------|------|--------|-----| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Interface speed (single-width mode) | _ | 25 | _ | 187.5 | 25 | _ | 187.5 | 25 | _ | 163.84 | MHz | | Interface speed (double-<br>width mode) | _ | 25 | _ | 163.84 | 25 | _ | 163.84 | 25 | _ | 156.25 | MHz | #### **Related Information** - CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 32 - CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 33 - PCIe Supported Configurations and Placement Guidelines Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices which require full compliance to the PCIe Gen2 transmit jitter specification. CV-51002 | 2018.05.07 • 6.144-Gbps Support Capability in Cyclone V GT Devices Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices for CPRI 6.144 Gbps. ## CV-51002 | 2018.05.07 | Intel Quartus Prime 1st | | | Intel Qu | uartus Prime V <sub>OD</sub> | Setting | | | Unit | |----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------| | Post Tap Pre-Emphasis<br>Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | | | 11 | _ | 10.2 | 6.09 | 5.01 | 4.23 | 3.61 | _ | dB | | 12 | _ | 11.56 | 6.74 | 5.51 | 4.68 | 3.97 | _ | dB | | 13 | _ | 12.9 | 7.44 | 6.1 | 5.12 | 4.36 | _ | dB | | 14 | _ | 14.44 | 8.12 | 6.64 | 5.57 | 4.76 | _ | dB | | 15 | _ | _ | 8.87 | 7.21 | 6.06 | 5.14 | _ | dB | | 16 | _ | _ | 9.56 | 7.73 | 6.49 | _ | _ | dB | | 17 | _ | _ | 10.43 | 8.39 | 7.02 | _ | _ | dB | | 18 | _ | _ | 11.23 | 9.03 | 7.52 | _ | _ | dB | | 19 | _ | _ | 12.18 | 9.7 | 8.02 | _ | _ | dB | | 20 | _ | _ | 13.17 | 10.34 | 8.59 | _ | _ | dB | | 21 | _ | _ | 14.2 | 11.1 | _ | _ | _ | dB | | 22 | _ | _ | 15.38 | 11.87 | _ | _ | _ | dB | | 23 | _ | _ | _ | 12.67 | _ | _ | _ | dB | | 24 | _ | _ | _ | 13.48 | _ | _ | _ | dB | | 25 | _ | _ | _ | 14.37 | _ | _ | _ | dB | | 26 | _ | _ | _ | _ | _ | _ | _ | dB | | 27 | _ | _ | _ | _ | _ | _ | _ | dB | | 28 | _ | _ | _ | _ | _ | _ | _ | dB | | 29 | _ | _ | _ | _ | _ | _ | _ | dB | | 30 | _ | _ | _ | _ | _ | _ | _ | dB | | 31 | _ | _ | _ | _ | _ | _ | _ | dB | # **Related Information** SPICE Models for Intel Devices Provides the Cyclone V HSSI HSPICE models. CV-51002 | 2018.05.07 | Protocol | Sub-protocol | Data Rate (Mbps) | |--------------------------------|------------------------------|------------------| | | CPRI E12LV | 1,228.8 | | | CPRI E12HV | 1,228.8 | | | CPRI E12LVII | 1,228.8 | | | CPRI E24LV | 2,457.6 | | | CPRI E24LVII | 2,457.6 | | | CPRI E30LV | 3,072 | | | CPRI E30LVII | 3,072 | | | CPRI E48LVII <sup>(51)</sup> | 4,915.2 | | | CPRI E60LVII <sup>(51)</sup> | 6,144 | | Gbps Ethernet (GbE) | GbE 1250 | 1,250 | | OBSAI | OBSAI 768 | 768 | | | OBSAI 1536 | 1,536 | | | OBSAI 3072 | 3,072 | | Serial digital interface (SDI) | SDI 270 SD | 270 | | | SDI 1485 HD | 1,485 | | | SDI 2970 3G | 2,970 | | VbyOne | VbyOne 3750 | 3,750 | | HiGig+ | HIGIG 3750 | 3,750 | #### **Related Information** • PCIe Supported Configurations and Placement Guidelines Provides more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices which require full compliance to the PCIe Gen2 transmit jitter specification. <sup>(51)</sup> For CPRI E48LVII and E60LVII, Intel recommends increasing the V<sub>CCE\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter specification at 4.9152 Gbps (Cyclone V GT and ST devices) and 6.144 Gbps (Cyclone V GT and ST devices for CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. | | Symbol | Condition | | -C6 | | | -C7, -I7 | | | -C8, -A7 | , | Unit | |-----------------|-----------------------------------------|----------------------------------------------------------------------------------|------|-----|---------------------|------|----------|---------------------|------|----------|---------------------|------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | | Emulated<br>Differential I/O<br>Standards | | | | | | | | | | | | | t <sub>RISE</sub> and t <sub>FALL</sub> | True Differential I/O Standards | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | | | Emulated Differential I/O Standards with Three External Output Resistor Networks | _ | _ | 250 | _ | _ | 250 | _ | _ | 300 | ps | | | | Emulated Differential I/O Standards with One External Output Resistor Network | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | TCCS | True Differential I/O Standards | _ | _ | 200 | _ | _ | 250 | _ | _ | 250 | ps | | | | Emulated Differential I/O Standards with Three External Output Resistor Networks | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | | Emulated Differential I/O Standards with One External Output Resistor Network | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | Receiver | f <sub>HSDR</sub> (data rate) | SERDES factor J<br>=4 to 10 <sup>(64)</sup> | (65) | _ | 875 <sup>(67)</sup> | (65) | _ | 840 <sup>(67)</sup> | (65) | _ | 640 <sup>(67)</sup> | Mbps | | | | SERDES factor J<br>= 1 to 2, uses<br>DDR registers | (65) | _ | (66) | (65) | _ | (66) | (65) | _ | (66) | Mbps | | Sampling Windov | V | _ | _ | _ | 350 | _ | _ | 350 | _ | _ | 350 | ps | ## **HPS PLL Specifications** ## **HPS PLL VCO Frequency Range** Table 41. **HPS PLL VCO Frequency Range for Cyclone V Devices** | Description | Speed Grade | Minimum | Maximum | Unit | |-------------|--------------------|---------|---------|------| | VCO range | -C7, -I7, -A7, -C8 | 320 | 1,600 | MHz | | | -C6 | 320 | 1,850 | MHz | ## **HPS PLL Input Clock Range** The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS CLK1 and HPS CLK2 inputs. #### **Related Information** Clock Select, Booting and Configuration chapter Provides more information about the clock range for different values of clock select (CSEL). ## **HPS PLL Input Jitter** Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64. Maximum input jitter = Input clock period $\times$ Divide value (N) $\times$ 0.02 Table 42. **Examples of Maximum Input Jitter** | Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit | |------------------------------|------------------|----------------|------| | 40 ns | 1 | 0.8 | ns | | 40 ns | 2 | 1.6 | ns | | 40 ns | 4 | 3.2 | ns | Figure 16. NAND Address Latch Timing Diagram Figure 18. NAND Data Read Timing Diagram # **Arm Trace Timing Characteristics** # **Table 53.** Arm Trace Timing Requirements for Cyclone V Devices Most debugging tools have a mechanism to adjust the capture point of trace data. | Description | Min | Max | Unit | |---------------------------------|------|-----|------| | CLK clock period | 12.5 | _ | ns | | CLK maximum duty cycle | 45 | 55 | % | | CLK to D0 -D7 output data delay | -1 | 1 | ns | # **UART Interface** The maximum UART baud rate is 6.25 megasymbols per second. ## **GPIO Interface** The minimum detectable general-purpose I/O (GPIO) pulse width is 2 $\mu$ s. The pulse width is based on a debounce clock frequency of 1 MHz. ## **CAN Interface** The maximum controller area network (CAN) data rate is 1 Mbps. # **HPS JTAG Timing Specifications** Table 54. HPS JTAG Timing Parameters and Values for Cyclone V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|-----|--------------------|------| | t <sub>JCP</sub> | TCK clock period | 30 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 12 <sup>(73)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(73)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(73)</sup> | ns | # **Configuration Specifications** This section provides configuration specifications and timing for Cyclone V devices. <sup>(73)</sup> A 1-ns adder is required for each $V_{CCIO\_HPS}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 13 ns if $V_{CCIO\_HPS}$ of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V. | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|--------------------|------| | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(76)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(76)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(76)</sup> | ns | # **FPP Configuration Timing** # DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP $\times 16$ where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Cyclone V devices use additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio - 1) clock cycles after the last data is latched into the Cyclone V device. **Table 57. DCLK-to-DATA[] Ratio for Cyclone V Devices** | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | FPP (8-bit wide) | Off | Off | 1 | | | On | Off | 1 | | | Off | On | 2 | | | On | On | 2 | | FPP (16-bit wide) | Off | Off | 1 | | | | | continued | <sup>(76)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V. | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | | On | Off | 2 | | | Off | On | 4 | | | On | On | 4 | # **FPP Configuration Timing when DCLK-to-DATA[] = 1** When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ and FPP $\times 16$ . For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Cyclone V Devices table. Table 58. FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Cyclone V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|----------------------------------------------|---------------------------|----------------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 1506 <sup>(77)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1506 <sup>(78)</sup> | μs | | t <sub>CF2CK</sub> <sup>(79)</sup> | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> <sup>(79)</sup> | nSTATUS high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | | | | | continued | <sup>(77)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or the nSTATUS low pulse width. $<sup>^{(78)}</sup>$ You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. $<sup>^{(79)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. CV-51002 | 2018.05.07 | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|-----------------------------------------------|---------|--------| | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode <sup>(92)</sup> | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **Related Information** **PS** Configuration Timing Provides the PS configuration timing waveform. ## **Initialization** Table 63. Initialization Clock Source Option and the Maximum Frequency for Cyclone V Devices | Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles | |-----------------------------|----------------------|-------------------------|--------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | T <sub>init</sub> | | CLKUSR <sup>(93)</sup> | PS and FPP | 125 | | | | AS | 100 | | | DCLK | PS and FPP | 125 | | <sup>(92)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. <sup>(93)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Intel Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box. | Term | Definition | |----------------------------|-------------------------------------------------------------------------------------------------------| | | Single-Ended Waveform $V_{0D}$ Positive Channel (p) = $V_{0H}$ Negative Channel (n) = $V_{0L}$ Ground | | | Differential Waveform | | f <sub>HSCLK</sub> | Left/right PLL input clock frequency. | | f <sub>HSDR</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> =1/TUI). | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | JTAG timing specifications | JTAG Timing Specifications | | | continued | | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 3.9 | Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | | | | Added a note in Table 19: Differential inputs are powered by V <sub>CCPD</sub> which requires 2.5 V. | | | | Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20. | | | | Updated h2f_user2_clk specification for -C6, -C7, and -I7 speed grades in Table 34. | | | | Updated description in "HPS PLL Specifications" section. | | | | Updated VCO range maximum specification in Table 35. | | | | ullet Updated T <sub>d</sub> and T <sub>h</sub> specifications in Table 41. | | | | Added T <sub>h</sub> specification in Table 43 and Figure 10. | | | | Updated a note in Figure 17, Figure 18, and Figure 20 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. | | | | Removed "Remote update only in AS mode" specification in Table 54. | | | | Added DCLK device initialization clock source specification in Table 56. | | | | • Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature. | | | | Added "Recommended EPCQ Serial Configuration Device" values in Table 57. | | | | Removed f <sub>MAX_RU_CLK</sub> specification in Table 59. | | February 2014 | 3.8 | Updated V <sub>CCRSTCLK HPS</sub> maximum specification in Table 1. | | | | Added V <sub>CC_AUX_SHARED</sub> specification in Table 1. | | December 2013 | 3.7 | • Updated Table 1, Table 3, Table 19, Table 20, Table 23, Table 25, Table 27, Table 34, Table 44, Table 51, Table 52, Table 55, and Table 61. | | | | • Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 24, Table 25, Table 26, Table 27, Table 28, Table 32, Table 33, Table 49, Table 50, Table 51, Table 52, Table 53, Table 54, Table 55, Table 57, Table 58, Table 59, Table 60, and Table 62. | | November 2013 | 3.6 | Updated Table 23, Table 30, and Table 31. | | October 2013 | 3.5 | Added "HPS PLL Specifications". | | | | Added Table 23, Table 35, and Table 36. | | | | • Updated Table 1, Table 5, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, Table 28, Table 34, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, and Table 53. | | | | Updated Figure 1, Figure 2, Figure 4, Figure 10, Figure 12, Figure 13, and Figure 16. | | | | Removed table: GPIO Pulse Width for Cyclone V Devices. | | | | continued |