Welcome to **E-XFL.COM** Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)?** **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 600MHz | | Primary Attributes | FPGA - 85K Logic Elements | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 896-BGA | | Supplier Device Package | 896-FBGA (31x31) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5csema5f31c8n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Contents** | clone V Device Datasheet | 3 | |-------------------------------------------------------------|----| | Electrical Characteristics | | | Operating Conditions | | | Switching Characteristics | 24 | | Transceiver Performance Specifications | 25 | | Core Performance Specifications | 40 | | Periphery Performance | 45 | | HPS Specifications | 51 | | Configuration Specifications | 67 | | POR Specifications | 68 | | FPGA JTAG Configuration Timing | 68 | | FPP Configuration Timing | 69 | | Active Serial (AS) Configuration Timing | 73 | | DCLK Frequency Specification in the AS Configuration Scheme | 74 | | Passive Serial (PS) Configuration Timing | | | Initialization | 75 | | Configuration Files | 76 | | Minimum Configuration Time Estimation | | | Remote System Upgrades | | | User Watchdog Internal Oscillator Frequency Specifications | | | I/O Timing | | | Programmable IOE Delay | | | Programmable Output Buffer Delay | | | Glossary | | | Document Revision History for Cyclone V Device Datasheet | 88 | # Table 9. OCT Calibration Accuracy Specifications for Cyclone V Devices Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. | Symbol | Description | Condition (V) | Ca | alibration Accura | cy | Unit | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|-------------------|------------|------| | | | | -C6 | -I7, -C7 | -C8, -A7 | | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | ±15 | ±15 | ±15 | % | | 48-Ω, 60-Ω, and 80-Ω $R_S$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 20-Ω, 30-Ω, 40-Ω,60-Ω, and 120-Ω $R_T$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 25-Ω R <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | Table 14. Internal Weak Pull-Up Resistor Values for Cyclone V Devices | Symbol | Description | Condition (V) <sup>(16)</sup> | Value <sup>(17)</sup> | Unit | |-----------------|--------------------------------------------------------------------------------|-------------------------------|-----------------------|------| | R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well | V <sub>CCIO</sub> = 3.3 ±5% | 25 | kΩ | | | as user mode if you have enabled the programmable pull-up resistor option. | V <sub>CCIO</sub> = 3.0 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 2.5 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.8 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.35 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.25 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.2 ±5% | 25 | kΩ | ### **Related Information** Cyclone V Device Family Pin Connection Guidelines Provides more information about the pins that support internal weak pull-up and internal weak pull-down features. ## I/O Standard Specifications Tables in this section list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Cyclone V devices. You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. $<sup>^{(16)}</sup>$ Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{CCIO}$ . $<sup>^{(17)}</sup>$ Valid with $\pm 10\%$ tolerances to cover changes over PVT. # **Transceiver Performance Specifications** # Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices Table 21. Reference Clock Specifications for Cyclone V GX, GT, SX, and ST Devices | Symbol/Description | Condition | Transceiv | er Speed G | rade 5 <sup>(30)</sup> | Transce | iver Speed | Grade 6 | Transce | iver Speed | Grade 7 | Unit | |--------------------------------------------------------|----------------------------------------------------------|-----------|----------------|------------------------|-------------|----------------|---------------------------|-------------|----------------|---------|---------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Supported I/O standards | | 1.2 | 2 V PCML, 1. | 5 V PCML, 2. | 5 V PCML, [ | Differential L | VPECL <sup>(31)</sup> , H | CSL, and LV | DS | | | | Input frequency from REFCLK input pins <sup>(32)</sup> | _ | 27 | _ | 550 | 27 | _ | 550 | 27 | _ | 550 | MHz | | Rise time | Measure at ±60 mV of differential signal <sup>(33)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | Fall time | Measure at ±60 mV of differential signal <sup>(33)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Peak-to-peak differential input voltage | _ | 200 | _ | 2000 | 200 | _ | 2000 | 200 | _ | 2000 | mV | | Spread-spectrum<br>modulating clock frequency | PCIe | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PCIe | _ | 0 to -<br>0.5% | _ | _ | 0 to -<br>0.5% | _ | _ | 0 to -<br>0.5% | _ | _ | | On-chip termination resistors | _ | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | | | | | | | | | | co | ntinued | <sup>(30)</sup> Transceiver Speed Grade 5 covers specifications for Cyclone V GT and ST devices. <sup>(31)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. <sup>(32)</sup> The reference clock frequency must be $\geq$ 307.2 MHz to be fully compliance to CPRI transmit jitter specification at 6.144 Gbps. For more information about CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. $<sup>^{(33)}</sup>$ REFCLK performance requires to meet transmitter REFCLK phase noise specification. | Symbol/Description | Condition | Transceiv | er Speed G | rade 5 <sup>(30)</sup> | Transceiver Speed Grade 6 | | | Transce | iver Speed | Grade 7 | Unit | |------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------|------------|------------------------|-----------------------------------------------------------|-------------|------|---------|------------|---------|---------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | 1 | | Minimum differential eye opening at the receiver serial input pins <sup>(40)</sup> | - | 110 | _ | _ | 110 | _ | _ | 110 | _ | _ | mV | | Differential on-chip | 85-Ω setting | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | Ω | | termination resistors | 100-Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | 120-Ω setting | _ | 120 | _ | _ | 120 | _ | _ | 120 | _ | Ω | | | 150-Ω setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | 2.5 V PCML, LVPECL,<br>and LVDS | V <sub>CCE_GXBL</sub> supply <sup>(34)</sup> (35) | | | V <sub>CCE_GXBL</sub> supply V <sub>CCE_GXBL</sub> supply | | | | ply | V | | | | 1.5 V PCML | | | | 0.0 | 65/0.75/0.8 | (41) | • | | | V | | t <sub>LTR</sub> <sup>(42)</sup> | _ | _ | _ | 10 | - | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (43) | _ | _ | _ | 4 | _ | _ | 4 | _ | _ | 4 | μs | | t <sub>LTD_manual</sub> (44) | _ | _ | _ | 4 | _ | _ | 4 | _ | _ | 4 | μs | | t <sub>LTR_LTD_manual</sub> (45) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | | | 1 | ' | • | | · | • | • | ' | co | ntinued | <sup>(40)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the Receiver Equalization feature. If you enable the Receiver Equalization feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. The AC coupled $V_{ICM} = 650$ mV for Cyclone V GX and SX in PCIe mode only. The AC coupled $V_{ICM} = 750$ mV for Cyclone V GT and ST in PCIe mode only. <sup>(42)</sup> t<sub>LTR</sub> is the time required for the receive clock data recovery (CDR) to lock to the input reference clock frequency after coming out of reset. $<sup>^{(43)}</sup>$ $t_{LTD}$ is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. ### Cyclone V Device Datasheet ### CV-51002 | 2018.05.07 | Intel Quartus Prime 1st | | | Intel Qu | uartus Prime V <sub>OD</sub> | Setting | | | Unit | |----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------| | Post Tap Pre-Emphasis<br>Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | | | 11 | _ | 10.2 | 6.09 | 5.01 | 4.23 | 3.61 | _ | dB | | 12 | _ | 11.56 | 6.74 | 5.51 | 4.68 | 3.97 | _ | dB | | 13 | _ | 12.9 | 7.44 | 6.1 | 5.12 | 4.36 | _ | dB | | 14 | _ | 14.44 | 8.12 | 6.64 | 5.57 | 4.76 | _ | dB | | 15 | _ | _ | 8.87 | 7.21 | 6.06 | 5.14 | _ | dB | | 16 | _ | _ | 9.56 | 7.73 | 6.49 | _ | _ | dB | | 17 | _ | _ | 10.43 | 8.39 | 7.02 | _ | _ | dB | | 18 | _ | _ | 11.23 | 9.03 | 7.52 | _ | _ | dB | | 19 | _ | _ | 12.18 | 9.7 | 8.02 | _ | _ | dB | | 20 | _ | _ | 13.17 | 10.34 | 8.59 | _ | _ | dB | | 21 | _ | _ | 14.2 | 11.1 | _ | _ | _ | dB | | 22 | _ | _ | 15.38 | 11.87 | _ | _ | _ | dB | | 23 | _ | _ | _ | 12.67 | _ | _ | _ | dB | | 24 | _ | _ | _ | 13.48 | _ | _ | _ | dB | | 25 | _ | _ | _ | 14.37 | _ | _ | _ | dB | | 26 | _ | _ | _ | _ | _ | _ | _ | dB | | 27 | _ | _ | _ | _ | _ | _ | _ | dB | | 28 | _ | _ | _ | _ | _ | _ | _ | dB | | 29 | _ | _ | _ | _ | _ | _ | _ | dB | | 30 | _ | _ | _ | _ | _ | _ | _ | dB | | 31 | _ | _ | _ | _ | _ | _ | _ | dB | ### **Related Information** SPICE Models for Intel Devices Provides the Cyclone V HSSI HSPICE models. #### Cyclone V Device Datasheet #### CV-51002 | 2018.05.07 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------|------------------------------------------------------------------------|------------------------------|--------|---------|------------|-----------| | | | F <sub>OUT</sub> < 100 MHz | - | - | 65 | mUI (p-p) | | t <sub>OUTCCJ_IO</sub> (58)(60) | Cycle-to-cycle jitter for clock output on | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps (p-p) | | | regular I/O in integer PLL | F <sub>OUT</sub> < 100 MHz | _ | _ | 65 | mUI (p-p) | | t <sub>FOUTCCJ_IO</sub> (58)(60)(61) | Cycle-to-cycle jitter for clock output on | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps (p-p) | | | regular I/O in fractional PLL | F <sub>OUT</sub> < 100 MHz | _ | _ | 65 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> (58)(62) | Period jitter for dedicated clock output in | F <sub>OUT</sub> ≥ 100 MHz | - | - | 300 | ps (p-p) | | | cascaded PLLs | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI (p-p) | | t <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _ | _ | _ | ±10 | % | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | _ | 8 | 24 | 32 | Bits | | k <sub>VALUE</sub> | Numerator of fraction | _ | 128 | 8388608 | 2147483648 | _ | | f <sub>RES</sub> | Resolution of VCO frequency | f <sub>INPFD</sub> = 100 MHz | 390625 | 5.96 | 0.023 | Hz | ### **Related Information** Memory Output Clock Jitter Specifications on page 49 Provides more information about the external memory interface clock output jitter specifications. $<sup>^{(61)}</sup>$ This specification only covers fractional PLL for low bandwidth. The $f_{VCO}$ for fractional value range 0.05–0.95 must be $\geq$ 1000 MHz. <sup>(62)</sup> The cascaded PLL specification is only applicable with the following conditions: <sup>•</sup> Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz <sup>•</sup> Downstream PLL: Downstream PLL BW > 2 MHz ### **High-Speed I/O Specifications** #### Table 34. High-Speed I/O Specifications for Cyclone V Devices When J = 1 or 2, bypass the serializer/deserializer (SERDES) block. For LVDS applications, you must use the PLLs in integer PLL mode. This is achieved by using the LVDS clock network. The Cyclone V devices support the following output standards using true LVDS output buffer types on all I/O banks. - True RSDS output standard with data rates of up to 360 Mbps - True mini-LVDS output standard with data rates of up to 400 Mbps | | Symbol | | -C6 | | -C7, -I7 | | -C8, -A7 | | Unit | | | | |-----------------------------------------------|-----------------------------------------------------------------|------------------------------------------------|------|-----|----------|------|----------|-----|------|-----|------|-------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | f <sub>HSCLK_in</sub> (input clo<br>Standards | ck frequency) True Differential I/O | Clock boost factor W = 1 to 40 <sup>(63)</sup> | 5 | _ | 437.5 | 5 | _ | 420 | 5 | _ | 320 | MHz | | f <sub>HSCLK_in</sub> (input clo<br>Standards | ck frequency) Single-Ended I/O | Clock boost factor $W = 1$ to $40^{(63)}$ | 5 | _ | 320 | 5 | _ | 320 | 5 | _ | 275 | MHz | | f <sub>HSCLK_OUT</sub> (output | clock frequency) | _ | 5 | _ | 420 | 5 | _ | 370 | 5 | _ | 320 | MHz | | Transmitter | True Differential I/O Standards - f <sub>HSDR</sub> (data rate) | SERDES factor J<br>=4 to 10 <sup>(64)</sup> | (65) | _ | 840 | (65) | _ | 740 | (65) | _ | 640 | Mbps | | | · | | | , | • | | • | • | | • | cont | inued | <sup>(63)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate. The $F_{max}$ specification is based on the fast clock used for serial data. The interface $F_{max}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(65)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. # **OCT Calibration Block Specifications** **Table 38.** OCT Calibration Block Specifications for Cyclone V Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for $R_{\mbox{\scriptsize S}}$ OCT/ $R_{\mbox{\scriptsize T}}$ OCT calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $dyn\_term\_ctrl$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _ | 2.5 | _ | ns | Figure 5. Timing Diagram for oe and dyn\_term\_ctrl Signals ### **HPS PLL Specifications** ### **HPS PLL VCO Frequency Range** Table 41. **HPS PLL VCO Frequency Range for Cyclone V Devices** | Description | Speed Grade | Minimum | Maximum | Unit | |-------------|--------------------|---------|---------|------| | VCO range | -C7, -I7, -A7, -C8 | 320 | 1,600 | MHz | | | -C6 | 320 | 1,850 | MHz | ### **HPS PLL Input Clock Range** The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS CLK1 and HPS CLK2 inputs. #### **Related Information** Clock Select, Booting and Configuration chapter Provides more information about the clock range for different values of clock select (CSEL). ### **HPS PLL Input Jitter** Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64. Maximum input jitter = Input clock period $\times$ Divide value (N) $\times$ 0.02 Table 42. **Examples of Maximum Input Jitter** | Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit | |------------------------------|------------------|----------------|------| | 40 ns | 1 | 0.8 | ns | | 40 ns | 2 | 1.6 | ns | | 40 ns | 4 | 3.2 | ns | Figure 18. NAND Data Read Timing Diagram # **Arm Trace Timing Characteristics** ### **Table 53.** Arm Trace Timing Requirements for Cyclone V Devices Most debugging tools have a mechanism to adjust the capture point of trace data. | Description | Min | Max | Unit | |---------------------------------|------|-----|------| | CLK clock period | 12.5 | _ | ns | | CLK maximum duty cycle | 45 | 55 | % | | CLK to D0 -D7 output data delay | -1 | 1 | ns | ### **UART Interface** The maximum UART baud rate is 6.25 megasymbols per second. ### **GPIO Interface** The minimum detectable general-purpose I/O (GPIO) pulse width is 2 $\mu$ s. The pulse width is based on a debounce clock frequency of 1 MHz. # **POR Specifications** Fast and Standard POR Delay Specification for Cyclone V Devices Table 55. | POR Delay | Minimum | Maximum | Unit | |-----------|---------|--------------------|------| | Fast | 4 | 12 <sup>(74)</sup> | ms | | Standard | 100 | 300 | ms | #### **Related Information** **MSEL Pin Settings** Provides more information about POR delay based on MSEL pin settings for each configuration scheme. # **FPGA JTAG Configuration Timing** **FPGA JTAG Timing Parameters and Values for Cyclone V Devices** Table 56. | Symbol | Description | Min | Max | Unit | |-------------------------|--------------------------|-------------------------|-----|------| | t <sub>JCP</sub> | TCK clock period | 30, 167 <sup>(75)</sup> | _ | ns | | t <sub>зсн</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 1 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | continued | | | | | <sup>(74)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. <sup>(75)</sup> The minimum TCK clock period is 167 ns if $V_{CCBAT}$ is within the range 1.2 V – 1.5 V when you perform the volatile key programming. | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|--------------------|------| | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(76)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(76)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(76)</sup> | ns | # **FPP Configuration Timing** ## DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP $\times 16$ where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Cyclone V devices use additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio - 1) clock cycles after the last data is latched into the Cyclone V device. **Table 57. DCLK-to-DATA[] Ratio for Cyclone V Devices** | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | FPP (8-bit wide) | Off | Off | 1 | | | On | Off | 1 | | | Off | On | 2 | | | On | On | 2 | | FPP (16-bit wide) | Off | Off | 1 | | | | | continued | <sup>(76)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|-----------------------------------------------|---------|--------| | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | s | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | s | | f <sub>MAX</sub> | DCLK frequency (FPP ×8/ ×16) | - | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode <sup>(80)</sup> | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4× maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **Related Information** - FPP Configuration Timing Provides the FPP configuration timing waveforms. - DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 69 # **FPP Configuration Timing when DCLK-to-DATA[] >1** ### Table 59. FPP Timing Parameters When DCLK-to-DATA[] Ratio is >1 for Cyclone V Devices Use these timing parameters when you use the decompression and design security features. | Symbol | Parameter | Minimum | Maximum | Unit | | |---------------------|------------------------------|---------|----------------------|------|--| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 1506 <sup>(81)</sup> | μs | | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1506 <sup>(82)</sup> | μs | | | | continued | | | | | <sup>(80)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. $<sup>^{(81)}</sup>$ This value can be obtained if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. # **Active Serial (AS) Configuration Timing** ### Table 60. AS Timing Parameters for AS ×1 and ×4 Configurations in Cyclone V Devices The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration. The $t_{CF2ST0}$ , $t_{CF2ST0}$ , $t_{CF2ST0}$ , $t_{CF2ST0}$ , $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Cyclone V Devices table. You can obtain the $t_{CF2ST1}$ value if you do not delay configuration by externally holding nSTATUS low. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------------------|-----------------------------------------------------------|-----------------------------------------------|---------|--------| | t <sub>co</sub> | DCLK falling edge to the AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before the falling edge on DCLK | 1.5 | _ | ns | | t <sub>DH</sub> <sup>(86)</sup> | Data hold time after the falling edge on DCLK | 2.5 <sup>(87)</sup> /2.9 <sup>(88)</sup> | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **Related Information** - Passive Serial (PS) Configuration Timing on page 74 - AS Configuration Timing Provides the AS configuration timing waveform. - AN822: Intel FPGA Configuration Device Migration Guideline <sup>(86)</sup> Note: To evaluate the data setup (t<sub>SU</sub>) and data hold time (t<sub>DH</sub>) slack on your board in order to ensure you are meeting the t<sub>SU</sub> and t<sub>DH</sub> requirement, you are recommended to follow the guideline in the "Evaluating Data Setup and Hold Timing Slack" chapter in AN822: Intel FPGA Configuration Device Migration Guideline. <sup>(87)</sup> Specification for -6 speed grade <sup>(88)</sup> Specification for -7 and -8 speed grade #### Cyclone V Device Datasheet CV-51002 | 2018.05.07 | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|-----------------------------------------------|---------|--------| | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode <sup>(92)</sup> | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **Related Information** **PS** Configuration Timing Provides the PS configuration timing waveform. ### **Initialization** Table 63. Initialization Clock Source Option and the Maximum Frequency for Cyclone V Devices | Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles | |-----------------------------|----------------------|-------------------------|--------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | T <sub>init</sub> | | CLKUSR <sup>(93)</sup> | PS and FPP | 125 | | | | AS | 100 | | | DCLK | PS and FPP | 125 | | <sup>(92)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. <sup>(93)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Intel Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box. ### **Related Information** Configuration Files on page 76 # **Remote System Upgrades** #### Table 66. Remote System Upgrade Circuitry Timing Specifications for Cyclone V Devices | Parameter | Minimum | Unit | |-------------------------------|---------|------| | t <sub>RU_nCONFIG</sub> (98) | 250 | ns | | t <sub>RU_nRSTIMER</sub> (99) | 250 | ns | #### **Related Information** - Remote System Upgrade State Machine Provides more information about configuration reset (RU\_CONFIG) signal. - User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal. # **User Watchdog Internal Oscillator Frequency Specifications** ### Table 67. User Watchdog Internal Oscillator Frequency Specifications for Cyclone V Devices | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | # I/O Timing Intel offers two ways to determine I/O timing—the Excel-based I/O timing and the Intel Quartus Prime Timing Analyzer. <sup>(98)</sup> This is equivalent to strobing the reconfiguration input of the Remote Update Intel FPGA IP core high for the minimum timing specification. <sup>(99)</sup> This is equivalent to strobing the reset timer input of the Remote Update Intel FPGA IP core high for the minimum timing specification. | Term | Definition | | | | | | |----------------------------|------------------------------------------------------------------------------------------|--|--|--|--|--| | | Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> V <sub>CM</sub> Ground | | | | | | | | Differential Waveform | | | | | | | f <sub>HSCLK</sub> | Left/right PLL input clock frequency. | | | | | | | f <sub>HSDR</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> =1/TUI). | | | | | | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | | | | | | JTAG timing specifications | JTAG Timing Specifications | | | | | | | | continued | | | | | | | Term | | | Definition | | | | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|--------------|-----------------------------|--| | Single-ended voltage referenced I/O standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. Single-Ended Voltage Referenced I/O Standard | | | | | | | | | | | | V <sub>CC10</sub> | | | | | L <i>L</i> | | | | | | | V <sub>0H</sub> | | | | <b>V</b> <sub>IH</sub> (AC) | | | | | | V. | <del>/</del> | V <sub>IH(DC)</sub> | | | | | | V <sub>REF</sub> / | | V <sub>IL(DC)</sub> | | | | | | \ | | V IL(AC) | | | | $V_{0L}$ | | <b>\</b> | | | | | | $\overline{V_{SS}}$ | | | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | | | TCCS (channel-to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). | | | | | | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on high-speed transmitter output clock. | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | | | | | | Date | Version | Changes | | | |---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | June 2013 | 3.4 | <ul> <li>Updated Table 20, Table 27, and Table 34.</li> <li>Updated "UART Interface" and "CAN Interface" sections.</li> <li>Removed the following tables: — Table 45: UART Baud Rate for Cyclone V Devices — Table 47: CAN Pulse Width for Cyclone V Devices</li> </ul> | | | | May 2013 | 3.3 | <ul> <li>Added Table 33.</li> <li>Updated Figure 5, Figure 6, Figure 17, Figure 19, and Figure 20.</li> <li>Updated Table 1, Table 4, Table 5, Table 10, Table 13, Table 19, Table 20, Table 26, Table 32, Table 35, Table 36, Table 43, Table 53, Table 54, Table 57, and Table 61.</li> </ul> | | | | March 2013 | 3.2 | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 57.</li> <li>Updated Table 1, Table 2, Table 17, Table 20, Table 52, and Table 56.</li> <li>Updated Figure 18.</li> </ul> | | | | January 2013 | 3.1 | Updated Table 4, Table 20, and Table 56. | | | | November 2012 | 3.0 | <ul> <li>Updated Table 1, Table 4, Table 5, Table 9, Table 14, Table 16, Table 17, Table 19, Table 20, Table 25, Table 28, Table 52, Table 55, and Table 59.</li> <li>Removed table: Transceiver Block Jitter Specifications for Cyclone V GX Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 33, Table 34, Table 35, Table 36, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, and Table 46.</li> <li>Added Figure 4, Figure 5, Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, and Figure 16.</li> <li>Updated Table 3.</li> </ul> </li> </ul> | | | | June 2012 | 2.0 | <ul> <li>Updated for the Quartus Prime software v12.0 release:</li> <li>Restructured document.</li> <li>Removed "Power Consumption" section.</li> <li>Updated Table 1, Table 3, Table 19, Table 20, Table 25, Table 27, Table 28, Table 30, Table 31, Table 34, Table 36, Table 37, Table 38, Table 39, Table 41, Table 43, and Table 46.</li> <li>Added Table 22, Table 23, and Table 29.</li> <li>Added Figure 1 and Figure 2.</li> <li>Added "Initialization" and "Configuration Files" sections.</li> </ul> | | |