

Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

E·XFI

| 2000                            |                                                                              |
|---------------------------------|------------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                     |
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                        |
| Delay Time tpd(1) Max           | 15 ns                                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                                    |
| Number of Logic Elements/Blocks | -                                                                            |
| Number of Macrocells            | 64                                                                           |
| Number of Gates                 | -                                                                            |
| Number of I/O                   | 64                                                                           |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                            |
| Mounting Type                   | Surface Mount                                                                |
| Package / Case                  | 100-TQFP                                                                     |
| Supplier Device Package         | 100-TQFP (14x14)                                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1504asv-15ai100 |
|                                 |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong











## Description

The ATF1504ASV(L) is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable memory technology. With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1504ASV(L)'s enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications.

The ATF1504ASV(L) has up to 68 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.

Each of the 64 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1504ASV(L) allows fast, efficient generation of complex logic functions. The ATF1504ASV(L) contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1504ASV(L) macrocell, shown in Figure 1, is flexible enough to support highlycomplex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

# 4 **ATF1504ASV(L)**

## **Block Diagram**



Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1504ASV(L). Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1504ASV(L) device is an in-system programmable (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully-compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.

Product Terms and SelectEach ATF1504ASV(L) macrocell has five product terms. Each product term receives as<br/>its inputs all signals from both the global bus and regional bus.

The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration.



| OR/XOR/CASCADE Logic     | The ATF1504ASV(L)'s logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input AND/OR sum term. With the addition of the CASIN from neighboring macrocells, this can be expanded to as many as 40 product terms with little additional delay.                                                                                                                                                                                                                                                                                          |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          | The macrocell's XOR gate allows efficient implementation of compare and arithmetic functions. One input to the XOR comes from the OR sum term. The other XOR input can be a product term or a fixed high- or low-level. For combinatorial outputs, the fixed level input allows polarity selection. For registered functions, the fixed levels allow DeMorgan minimization of product terms. The XOR gate is also used to emulate T- and JK-type flip-flops.                                                                                                                                                                                         |
| Flip-flop                | The ATF1504ASV(L)'s flip-flop has very flexible data and control functions. The data input can come from either the XOR gate, from a separate product term or directly from the I/O pin. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. (This feature is automatically implemented by the fitter software). In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low.                                                     |
|                          | The clock itself can either be one of the Global CLK Signal (GCK[0 : 2]) or an individual product term. The flip-flop changes state on the clock's rising edge. When the GCK signal is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the Global Clear (GCLEAR), a product term, or always off. AR can also be a logic OR of GCLEAR with a product term. The asynchronous preset (AP) can be a product term or always off. |
| Extra Feedback           | The ATF1504ASV(L) macrocell output can be selected as registered or combinatorial.<br>The extra buried feedback signal can be either combinatorial or a registered signal<br>regardless of whether the output is combinatorial or registered. (This enhancement<br>function is automatically implemented by the fitter software.) Feedback of a buried com-<br>binatorial output allows the creation of a second latch within a macrocell.                                                                                                                                                                                                           |
| I/O Control              | The output enable multiplexer (MOE) controls the output enable signal. Each I/O can be individually configured as an input, output or for bi-directional operation. The output enable for each macrocell can be selected from the true or compliment of the two output enable pins, a subset of the I/O pins, or a subset of the I/O macrocells. This selection is automatically done by the fitter software when the I/O is configured as an input, all macrocell resources are still available, including the buried feedback, expander and cascade logic.                                                                                         |
| Global Bus/Switch Matrix | The global bus contains all input and I/O pin signals as well as the buried feedback sig-<br>nal from all 64 macrocells. The switch matrix in each logic block receives as its inputs all<br>signals from the global bus. Under software control, up to 40 of these signals can be<br>selected as inputs to the logic block.                                                                                                                                                                                                                                                                                                                         |
| Foldback Bus             | Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to four macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The four foldback terms in each region allow generation of high fan-in sum terms (up to nine product terms) with little additional delay.                                                                                                                                                                                                                                                                                              |

AIMEI



## **Input Diagram**



## I/O Diagram



## Speed/Power Management

The ATF1504ASV(L) has several built-in speed and power management features. The ATF1504ASV(L) contains circuitry that automatically puts the device into a low power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 5 MHz. This feature may be selected as a device option.

To further reduce power, each ATF1504ASV(L) macrocell has a reduced-power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option.

All ATF1504ASV(L) also have an optional power-down mode. In this mode, current drops to below 5 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power down the part. The power-down option is selected in the design source file. When enabled, the device goes into power down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.

All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals.

ATF1504ASV(L)

|  | R |
|--|---|

| Programming                   | ATF1504ASV(L) devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally required for pro-<br>gramming and facilitates rapid design iterations and field changes.                                                                                                                                                                                                                                                                                         |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | Atmel provides ISP hardware and software to allow programming of the ATF1504ASV(L) via the PC. ISP is performed by using either a download cable, a comparable board tester or a simple microprocessor interface.                                                                                                                                                                                                                                                                                                                       |
|                               | To facilitate ISP programming by the Automated Test Equipment (ATE) vendors. Serial<br>Vector Format (SVF) files can be created by Atmel provided software utilities.                                                                                                                                                                                                                                                                                                                                                                   |
|                               | ATF1504ASV(L) devices can also be programmed using standard third-party program-<br>mers. With third-party programmer the JTAG ISP port can be disabled thereby allowing four additional I/O pins to be used for logic.                                                                                                                                                                                                                                                                                                                 |
|                               | Contact your local Atmel representatives or Atmel PLD applications for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ISP Programming<br>Protection | The ATF1504ASV(L) has a special feature that locks the device and prevents the inputs<br>and I/O from driving if the programming process is interrupted for any reason. The<br>inputs and I/O default to high-Z state during such a condition. In addition the pin keeper<br>option preserves the former state during device programming, if this circuit were previ-<br>ously programmed on the device. This prevents disturbing the operation of other circuits<br>in the system while the ATF1504ASV(L) is being programmed via ISP. |
|                               | All ATF1504ASV(L) devices are initially shipped in the erased state thereby making them ready to use for ISP.                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                               | Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.                                                                                                                                                                                                                                                                                                                                                                                                                    |

## **AC Characteristics**

|                   |                                                                                                 | -1   | 15  | -2   |      |             |  |
|-------------------|-------------------------------------------------------------------------------------------------|------|-----|------|------|-------------|--|
| Symbol            | Parameter                                                                                       | Min  | Max | Min  | Max  | Units<br>ns |  |
| t <sub>PD1</sub>  | Input or Feedback to Non-Registered Output                                                      | 3    | 15  |      | 20   |             |  |
| t <sub>PD2</sub>  | I/O Input or Feedback to Non-Registered Feedback                                                | 3    | 12  |      | 16   | ns          |  |
| t <sub>SU</sub>   | Global Clock Setup Time                                                                         | 11   |     | 13.5 |      | ns          |  |
| t <sub>H</sub>    | Global Clock Hold Time                                                                          | 0    |     | 0    |      | ns          |  |
| t <sub>FSU</sub>  | Global Clock Setup Time of Fast Input                                                           | 3    |     | 3    |      | ns          |  |
| t <sub>FH</sub>   | Global Clock Hold Time of Fast Input                                                            | 1.0  |     | 2    |      | MHz         |  |
| t <sub>COP</sub>  | Global Clock to Output Delay                                                                    |      | 9   |      | 12   | ns          |  |
| t <sub>CH</sub>   | Global Clock High Time                                                                          | 5    |     | 6    |      | ns          |  |
| t <sub>CL</sub>   | Global Clock Low Time                                                                           | 5    |     | 6    |      | ns          |  |
| t <sub>ASU</sub>  | Array Clock Setup Time                                                                          | 5    |     | 7    |      | ns          |  |
| t <sub>AH</sub>   | Array Clock Hold Time                                                                           | 4    |     | 4    |      | ns          |  |
| t <sub>ACOP</sub> | Array Clock Output Delay                                                                        |      | 15  |      | 18.5 | ns          |  |
| t <sub>ACH</sub>  | Array Clock High Time                                                                           | 6    |     | 8    |      | ns          |  |
| t <sub>ACL</sub>  | Array Clock Low Time                                                                            | 6    |     | 8    |      | ns          |  |
| t <sub>CNT</sub>  | Minimum Clock Global Period                                                                     |      | 13  |      | 17   | ns          |  |
| f <sub>CNT</sub>  | Maximum Internal Global Clock Frequency                                                         | 76.9 |     | 66   |      | MHz         |  |
| t <sub>ACNT</sub> | Minimum Array Clock Period                                                                      |      | 13  |      | 17   | ns          |  |
| f <sub>ACNT</sub> | Maximum Internal Array Clock Frequency                                                          | 76.9 |     | 58.8 |      | MHz         |  |
| f <sub>MAX</sub>  | Maximum Clock Frequency                                                                         | 100  |     | 83.3 |      | MHz         |  |
| t <sub>IN</sub>   | Input Pad and Buffer Delay                                                                      |      | 2   |      | 2.5  | ns          |  |
| t <sub>IO</sub>   | I/O Input Pad and Buffer Delay                                                                  |      | 2   |      | 2.5  | ns          |  |
| t <sub>FIN</sub>  | Fast Input Delay                                                                                |      | 2   |      | 2    | ns          |  |
| t <sub>SEXP</sub> | Foldback Term Delay                                                                             |      | 8   |      | 10   | ns          |  |
| t <sub>PEXP</sub> | Cascade Logic Delay                                                                             |      | 1   |      | 1    | ns          |  |
| t <sub>LAD</sub>  | Logic Array Delay                                                                               |      | 6   |      | 8    | ns          |  |
| t <sub>LAC</sub>  | Logic Control Delay                                                                             |      | 3.5 |      | 4.5  | ns          |  |
| t <sub>IOE</sub>  | Internal Output Enable Delay                                                                    |      | 3   |      | 3    | ns          |  |
| t <sub>OD1</sub>  | Output Buffer and Pad Delay<br>(Slow slew rate = OFF; $V_{CCIO} = 5V$ ; $C_L = 35 \text{ pF}$ ) |      | 3   |      | 4    | ns          |  |
| t <sub>OD2</sub>  | Output Buffer and Pad Delay (Slow slew rate = OFF; $V_{CCIO} = 3.3V$ ; $C_L = 35 \text{ pF}$ )  |      | 3   |      | 4    | ns          |  |
| t <sub>OD3</sub>  | Output Buffer and Pad Delay (Slow slew rate = ON; $V_{CCIO}$ = 5V or 3.3V; $C_L$ = 35 pF)       |      | 5   |      | 6    | ns          |  |
| t <sub>ZX1</sub>  | Output Buffer Enable Delay<br>(Slow slew rate = OFF; $V_{CCIO}$ = 5.0V; $C_L$ = 35 pF)          |      | 7   |      | 9    | ns          |  |



## **Power-down Mode**

The ATF1504ASV(L) includes an optional pin-controlled power-down feature. When this mode is enabled, the PD pin acts as the power-down pin. When the PD pin is high, the device supply current is reduced to less than 3 mA. During power down, all output data and internal logic states are latched internally and held. Therefore, all registered and combinatorial output data remain valid. Any outputs that were in a High-Z state at the onset will remain at High-Z. During power down, all input signals except the power-down pin are blocked. Input and I/O hold latches remain active to ensure that pins do not float to indeterminate levels, further reducing system power. The power-down mode feature is enabled in the logic design file or as a fitted or translated s/w option. Designs using the power-down pin may not use the PD pin as a logic array input. However, all other PD pin macrocell resources may still be used, including the buried feedback and foldback product term array inputs.

|                   |                                               | -   | 15  | -2  | 20  |       |  |
|-------------------|-----------------------------------------------|-----|-----|-----|-----|-------|--|
| Symbol            | Parameter                                     | Min | Max | Min | Max | Units |  |
| t <sub>IVDH</sub> | Valid I, I/O before PD High                   | 15  |     | 20  |     | ns    |  |
| t <sub>GVDH</sub> | Valid OE <sup>(2)</sup> before PD High        | 15  |     | 20  |     | ns    |  |
| t <sub>CVDH</sub> | Valid Clock <sup>(2)</sup> before PD High     | 15  |     | 20  |     | ns    |  |
| t <sub>DHIX</sub> | I, I/O Don't Care after PD High               |     | 25  |     | 30  | ns    |  |
| t <sub>DHGX</sub> | OE <sup>(2)</sup> Don't Care after PD High    |     | 25  |     | 30  | ns    |  |
| t <sub>DHCX</sub> | Clock <sup>(2)</sup> Don't Care after PD High |     | 25  |     | 30  | ns    |  |
| t <sub>DLIV</sub> | PD Low to Valid I, I/O                        |     | 1   |     | 1   | μs    |  |
| t <sub>DLGV</sub> | PD Low to Valid OE (Pin or Term)              |     | 1   |     | 1   | μs    |  |
| t <sub>DLCV</sub> | PD Low to Valid Clock (Pin or Term)           |     | 1   |     | 1   | μs    |  |
| t <sub>DLOV</sub> | PD Low to Valid Output                        |     | 1   |     | 1   | μs    |  |

# Power Down AC Characteristics<sup>(1)(2)</sup>

Notes: 1. For slow slew outputs, add t<sub>SSO</sub>.

2. Pin or product term.

3. Includes  $t_{RPA}$  for reduced-power bit enabled.





| JTAG-BST/ISP<br>Overview                 | The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller<br>in the ATF1504ASV(L). The boundary-scan technique involves the inclusion of a shift-<br>register stage (contained in a boundary-scan cell) adjacent to each component so that<br>signals at component boundaries can be controlled and observed using scan testing<br>principles. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to<br>support boundary-scan testing. The ATF1504ASV(L) does not currently include a Test<br>Reset (TRST) input pin because the TAP controller is automatically reset at power-up.<br>The five JTAG modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS,<br>IDCODE and HIGHZ. The ATF1504ASV(L)'s ISP can be fully described using JTAG's<br>BSDL as described in IEEE Standard 1149.1b. This allows ATF1504ASV(L) program-<br>ming to be described and implemented using any one of the third-party development<br>tools supporting this standard. |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | The ATF1504ASV(L) has the option of using four JTAG-standard I/O pins for boundary-<br>scan testing (BST) and in-system programming (ISP) purposes. The ATF1504ASV(L) is<br>programmable through the four JTAG pins using the IEEE standard JTAG programming<br>protocol established by IEEE Standard 1149.1 using 5V TTL-level programming signals<br>from the ISP interface for in-system programming. The JTAG feature is a programmable<br>option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are avail-<br>able as I/O pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| JTAG Boundary-scan<br>Cell (BSC) Testing | The ATF1504ASV(L) contains up to 68 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own bound-<br>ary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan regis-<br>ters and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells are shown below.                     |

## BSC Configuration for Input and I/O Pins (Except JTAG TAP Pins)



Note: The ATF1504ASV(L) has pull-up option on TMS and TDI pins. This feature is selected as a design option.



## **ATF1504ASV Dedicated Pinouts**

| Dedicated Pin      | 44-lead<br>TQFP                                                   | 44-lead<br>J-lead | 68-lead<br>J-lead                | 84-lead<br>J-lead                | 100-lead<br>PQFP                                                    | 100-lead<br>TQFP                                                    |  |  |
|--------------------|-------------------------------------------------------------------|-------------------|----------------------------------|----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--|--|
| INPUT/OE2/GCLK2    | 40                                                                | 2                 | 2                                | 2                                | 92                                                                  | 90                                                                  |  |  |
| INPUT/GCLR         | 39                                                                | 1                 | 1                                | 1                                | 91                                                                  | 89                                                                  |  |  |
| INPUT/OE1          | 38                                                                | 44                | 68                               | 84                               | 90                                                                  | 88                                                                  |  |  |
| INPUT/GCLK1        | 37                                                                | 43                | 67                               | 83                               | 89                                                                  | 87                                                                  |  |  |
| I/O /GCLK3         | 35                                                                | 41                | 65                               | 81                               | 87                                                                  | 85                                                                  |  |  |
| I/O / PD (1,2)     | 5, 19                                                             | 11, 25            | 17, 37                           | 20, 46                           | 14, 44                                                              | 12, 42                                                              |  |  |
| I/O / TDI (JTAG)   | 1                                                                 | 7                 | 12                               | 14                               | 6                                                                   | 4                                                                   |  |  |
| I/O / TMS (JTAG)   | 7                                                                 | 13                | 19                               | 23                               | 17                                                                  | 15                                                                  |  |  |
| I/O / TCK (JTAG)   | 26                                                                | 32                | 50                               | 62                               | 64                                                                  | 62                                                                  |  |  |
| I/O / TDO (JTAG)   | 32                                                                | 38                | 57                               | 71                               | 75                                                                  | 73                                                                  |  |  |
| GND                | 4, 16, 24, 36                                                     | 10, 22, 30, 42    | 6, 16, 26, 34,<br>38, 48, 58, 66 | 7, 19, 32, 42,<br>47, 59, 72, 82 | 13, 28, 40, 45,<br>61, 76, 88, 97                                   | 11, 26, 38, 43,<br>59, 74, 86, 95                                   |  |  |
| V <sub>cc</sub>    | 9, 17, 29, 41                                                     | 3, 15, 23, 35     | 3, 11, 21, 31,<br>35, 43, 53, 63 | 3,13, 26, 38,<br>43, 53, 66, 78  | 5, 20, 36, 41,<br>53, 68, 84, 93                                    | 3, 18, 34, 39,<br>51, 66, 82, 91                                    |  |  |
| N/C                | _                                                                 | _                 | _                                | _                                | 1, 2, 7, 9,<br>24, 26, 29, 30,<br>51, 52, 55, 57,<br>72, 74, 79, 80 | 1, 2, 5, 7, 22,<br>24, 27, 28, 49,<br>50, 53, 55, 70,<br>72, 77, 78 |  |  |
| # of Signal Pins   | 36                                                                | 36                | 52                               | 68                               | 68                                                                  | 68                                                                  |  |  |
| # User I/O Pins    | 32                                                                | 32                | 48                               | 64                               | 64                                                                  | 64                                                                  |  |  |
| OE (1, 2)          | Global                                                            | OE pins           |                                  |                                  |                                                                     | I                                                                   |  |  |
| GCLR               | Global                                                            | Global Clear pin  |                                  |                                  |                                                                     |                                                                     |  |  |
| GCLK (1, 2, 3)     | Global Clock pins                                                 |                   |                                  |                                  |                                                                     |                                                                     |  |  |
| PD (1, 2)          | Power-down pins                                                   |                   |                                  |                                  |                                                                     |                                                                     |  |  |
| TDI, TMS, TCK, TDO | JTAG pins used for boundary-scan testing or in-system programming |                   |                                  |                                  |                                                                     |                                                                     |  |  |
| GND                | Ground                                                            | pins              |                                  |                                  |                                                                     |                                                                     |  |  |

VCC

VCC pins for the device

# ATF1504ASV I/O Pinouts

|            |           | 44-lead |      |      |      | 100-<br>lead | 100-<br>lead |                   |             | 44-lead |      | 68-lead |      | 100-<br>lead | 100-<br>lead |
|------------|-----------|---------|------|------|------|--------------|--------------|-------------------|-------------|---------|------|---------|------|--------------|--------------|
| MC         | PLC       | PLCC    | TQFP | PLCC | PLCC | PQFP         | TQFP         | MC                | PLC         | PLCC    | TQFP | PLCC    | PLCC | PQFP         | TQFP         |
| 1          | A         | 12      | 6    | 18   | 22   | 16           | 14           | 33                | С           | 24      | 18   | 36      | 44   | 42           | 40           |
| 2          | A         | -       | -    | -    | 21   | 15           | 13           | 34                | С           | -       | -    | -       | 45   | 43           | 41           |
| 3          | A/<br>PD1 | 11      | 5    | 17   | 20   | 14           | 12           | 35                | C/<br>PD2   | 25      | 19   | 37      | 46   | 44           | 42           |
| 4          | Α         | 9       | 3    | 15   | 18   | 12           | 10           | 36                | С           | 26      | 20   | 39      | 48   | 46           | 44           |
| 5          | Α         | 8       | 2    | 14   | 17   | 11           | 9            | 37                | С           | 27      | 21   | 40      | 49   | 47           | 45           |
| 6          | Α         | -       | -    | 13   | 16   | 10           | 8            | 38                | С           | -       | -    | 41      | 50   | 48           | 46           |
| 7          | Α         | -       | -    | -    | 15   | 8            | 6            | 39                | С           | -       | -    | -       | 51   | 49           | 47           |
| 8/<br>TDI  | Α         | 7       | 1    | 12   | 14   | 6            | 4            | 40                | С           | 28      | 22   | 42      | 52   | 50           | 48           |
| 9          | Α         | -       | -    | 10   | 12   | 4            | 100          | 41                | С           | 29      | 23   | 44      | 54   | 54           | 52           |
| 10         | А         | -       | -    | -    | 11   | 3            | 99           | 42                | С           | -       | -    | -       | 55   | 56           | 54           |
| 11         | Α         | 6       | 44   | 9    | 10   | 100          | 98           | 43                | С           | -       | -    | 45      | 56   | 58           | 56           |
| 12         | А         | -       | -    | 8    | 9    | 99           | 97           | 44                | С           | -       | -    | 46      | 57   | 59           | 57           |
| 13         | Α         | -       | -    | 7    | 8    | 98           | 96           | 45                | С           | -       | -    | 47      | 58   | 60           | 58           |
| 14         | Α         | 5       | 43   | 5    | 6    | 96           | 94           | 46                | С           | 31      | 25   | 49      | 60   | 62           | 60           |
| 15         | А         | -       | -    | -    | 5    | 95           | 93           | 47                | С           | -       | -    | -       | 61   | 63           | 61           |
| 16         | А         | 4       | 42   | 4    | 4    | 94           | 92           | 48/<br><b>TCK</b> | С           | 32      | 26   | 50      | 62   | 64           | 62           |
| 17         | В         | 21      | 15   | 33   | 41   | 39           | 37           | 49                | D           | 33      | 27   | 51      | 63   | 65           | 63           |
| 18         | В         | -       | -    | -    | 40   | 38           | 36           | 50                | D           | -       | -    | -       | 64   | 66           | 64           |
| 19         | В         | 20      | 14   | 32   | 39   | 37           | 35           | 51                | D           | 34      | 28   | 52      | 65   | 67           | 65           |
| 20         | В         | 19      | 13   | 30   | 37   | 35           | 33           | 52                | D           | 36      | 30   | 54      | 67   | 69           | 67           |
| 21         | В         | 18      | 12   | 29   | 36   | 34           | 32           | 53                | D           | 37      | 31   | 55      | 68   | 70           | 68           |
| 22         | В         | -       | -    | 28   | 35   | 33           | 31           | 54                | D           | -       | -    | 56      | 69   | 71           | 69           |
| 23         | В         | -       | -    | -    | 34   | 32           | 30           | 55                | D           | -       | -    | -       | 70   | 73           | 71           |
| 24         | В         | 17      | 11   | 27   | 33   | 31           | 29           | 56/<br><b>TDO</b> | D           | 38      | 32   | 57      | 71   | 75           | 73           |
| 25         | В         | 16      | 10   | 25   | 31   | 27           | 25           | 57                | D           | 39      | 33   | 59      | 73   | 77           | 75           |
| 26         | В         | -       | -    | -    | 30   | 25           | 23           | 58                | D           | -       | -    | -       | 74   | 78           | 76           |
| 27         | В         | -       | -    | 24   | 29   | 23           | 21           | 59                | D           | -       | -    | 60      | 75   | 81           | 79           |
| 28         | В         | -       | -    | 23   | 28   | 22           | 20           | 60                | D           | -       | -    | 61      | 76   | 82           | 80           |
| 29         | В         | -       | -    | 22   | 27   | 21           | 19           | 61                | D           | -       | -    | 62      | 77   | 83           | 81           |
| 30         | В         | 14      | 8    | 20   | 25   | 19           | 17           | 62                | D           | 40      | 34   | 64      | 79   | 85           | 83           |
| 31         | В         | -       | -    | -    | 24   | 18           | 16           | 63                | D           | -       | -    | -       | 80   | 86           | 84           |
| 32/<br>TMS | В         | 13      | 7    | 19   | 23   | 17           | 15           | 64                | D/<br>GCLK3 | 41      | 35   | 65      | 81   | 87           | 85           |





























20



INPUT CLAMP CURRENT VS. INPUT VOLTAGE ( $V_{CC}$  = 3.3V,  $T_A$  = 25°C)







## 44J – PLCC





## 84J – PLCC







## 100Q1 - PQFP



### 100A – TQFP







# **Revision History**

| Revision | Comments                     |
|----------|------------------------------|
| 1409J    | Green package options added. |



### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

