



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ST7                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | SPI                                                                    |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 17                                                                     |
| Program Memory Size        | 4KB (4K x 8)                                                           |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 128 x 8                                                                |
| RAM Size                   | 256 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 7x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Through Hole                                                           |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                                |
| Supplier Device Package    | 20-DIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st7flit19bf1b6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 7.3 REGISTER DESCRIPTION

## MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR)

Read / Write

Reset Value: 0000 0000 (00h)

| 7 |   |   |   |   |   |     | 0   |
|---|---|---|---|---|---|-----|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | мсо | SMS |

Bits 7:2 = Reserved, must be kept cleared.

## Bit 1 = MCO Main Clock Out enable

This bit is read/write by software and cleared by hardware after a reset. This bit allows to enable the MCO output clock.

- 0: MCO clock disabled, I/O port free for general purpose I/O.
- 1: MCO clock enabled.

#### Bit 0 = SMS Slow Mode select

This bit is read/write by software and cleared by hardware after a reset. This bit selects the input clock  $f_{OSC}$  or  $f_{OSC}/32$ .

0: Normal mode ( $f_{CPU} = f_{OSC}$ 

1: Slow mode ( $f_{CPU} = f_{OSC}/32$ )

57/

#### **RC CONTROL REGISTER (RCCR)**

Read / Write

Reset Value: 1111 1111 (FFh)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CR9 | CR8 | CR7 | CR6 | CR5 | CR4 | CR3 | CR2 |

Bits 7:0 = **CR[9:2]** *RC* Oscillator Frequency Adjustment Bits

These bits must be written immediately after reset to adjust the RC oscillator frequency and to obtain an accuracy of 1%. The application can store the correct value for each voltage range in EEPROM and write it to this register at start-up.

00h = maximum available frequency

FFh = lowest available frequency

These bits are used with the CR[1:0] bits in the SICSR register. Refer to section 7.6.4 on page 35.

**Note:** To tune the oscillator, write a series of different values in the register until the correct frequency is reached. The fastest method is to use a dichotomy starting with 80h.

#### POWER SAVING MODES (Cont'd)

#### Similarities with Halt mode

The following AWUFH mode behaviour is the same as normal Halt mode:

- The MCU can exit AWUFH mode by means of any interrupt with exit from Halt capability or a reset (see Section 9.4 HALT MODE).
- When entering AWUFH mode, the I bit in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.
- In AWUFH mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. None of the peripherals are clocked except those which get their clock supply from another clock generator (such as an external or auxiliary oscillator like the AWU oscillator).
- The compatibility of Watchdog operation with AWUFH mode is configured by the WDGHALT option bit in the option byte. Depending on this setting, the HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET.

#### Figure 30. AWUF Halt Timing Diagram

57/

|                     |           | ←    | t <sub>AWU</sub> | •                            |             |
|---------------------|-----------|------|------------------|------------------------------|-------------|
|                     | RUN MODE  | HALT | MODE             | 256 OR 4096 t <sub>CPU</sub> | RUN MODE    |
| f <sub>CPU</sub>    |           |      |                  |                              |             |
| f <sub>AWU_RC</sub> | 2         |      |                  | Π                            | Clear       |
| AWUFH               | interrupt |      |                  |                              | by software |

- select rising edge
- reset the interrupt mask with the RIM instruction (in cases where a pin level change could occur)

#### 10.2.2 Output Modes

Setting the DDRx bit selects output mode. Writing to the DR bits applies a digital value to the I/O through the latch. Reading the DR bits returns the previously stored value.

If an OR bit is available, different output modes can be selected by software: push-pull or opendrain. Refer to I/O Port Implementation section for configuration.

DR Value and Output Pin Status

| DR | Push-Pull       | Open-Drain      |
|----|-----------------|-----------------|
| 0  | V <sub>OL</sub> | V <sub>OL</sub> |
| 1  | V <sub>OH</sub> | Floating        |

#### **10.2.3 Alternate Functions**

57/

Many ST7s I/Os have one or more alternate functions. These may include output signals from, or input signals to, on-chip peripherals. The Device Pin Description table describes which peripheral signals can be input/output to which ports.

A signal coming from an on-chip peripheral can be output on an I/O. To do this, enable the on-chip peripheral as an output (enable bit in the peripheral's control register). The peripheral configures the I/O as an output and takes priority over standard I/ O programming. The I/O's state is readable by addressing the corresponding I/O data register.

Configuring an I/O as floating enables alternate function input. It is not recommended to configure an I/O as pull-up as this will increase current consumption. Before using an I/O as an alternate input, configure it without interrupt. Otherwise spurious interrupts can occur.

Configure an I/O as input floating for an on-chip peripheral signal which can be input and output.

#### Caution:

I/Os which can be configured as both an analog and digital alternate function need special attention. The user must control the peripherals so that the signals do not arrive at the same time on the same pin. If an external clock is used, only the clock alternate function should be employed on that I/O pin and not the other alternate function.

# DUAL 12-BIT AUTORELOAD TIMER 4 (Cont'd)





Δ7/

## DUAL 12-BIT AUTORELOAD TIMER 4 (Cont'd)

#### 11.2.3.3 Break Function

The break function can be used to perform an emergency shutdown of the application being driven by the PWM signals.

The break function is activated by the external BREAK pin or internal comparator output. This can be selected by using the BRSEL bit in BREAKCR Register. In order to use the break function it must be previously enabled by software setting the BPEN bit in the BREAKCR register.

The Break active level can be programmed by the BREDGE bit in the BREAKCR register. When an active level is detected on the BREAK pin, the BA bit is set and the break function is activated. In this case, the PWM signals are forced to BREAK value if respective OEx bit is set in PWMCR register.

Software can set the BA bit to activate the break function without using the BREAK pin. The BREN1 and BREN2 bits in the BREAKEN Register are used to enable the break activation on the 2 counters respectively. In Dual Timer Mode, the break for PWM2 and PWM3 is enabled by the BREN2 bit. In Single Timer Mode, the BREN1 bit enables the break for all PWM channels.

When a break function is activated (BA bit =1 and BREN1/BREN2 =1):

- The break pattern (PWM[3:0] bits in the BREAK-CR) is forced directly on the PWMx output pins if respective OEx is set. (after the inverter).
- The 12-bit PWM counter CNTR1 is put to its reset value, i.e. 00h (if BREN1 = 1).
- The 12-bit PWM counter CNTR2 is put to its reset value, i.e. 00h (if BREN2 = 1).
- ATR1, ATR2, Preload and Active DCRx are put to their reset values.
- Counters stop counting.

When the break function is deactivated after applying the break (BA bit goes from 1 to 0 by software), Timer takes the control of PWM ports.



#### Figure 41. Block Diagram of Break Function



#### Figure 49. Dynamic DCR2/3 update in One Pulse Mode

57

# DUAL 12-BIT AUTORELOAD TIMER 4 (Cont'd)

#### 11.2.6 Register Description

#### TIMER CONTROL STATUS REGISTER (ATCSR) Read / Write

Reset Value: 0x00 0000 (x0h)

| 7 |  |
|---|--|
| 1 |  |

| 0 | ICF | ICIE | CK1 | CK0 | OVF1 | OVFIE1 | CMPIE |
|---|-----|------|-----|-----|------|--------|-------|

Bit 7 = Reserved.

#### Bit 6 = **ICF** Input Capture Flag.

This bit is set by hardware and cleared by software by reading the ATICR register (a read access to ATICRH or ATICRL will clear this flag). Writing to this bit does not change the bit value.

0: No input capture

1: An input capture has occurred

Bit 5 = ICIE *IC* Interrupt Enable. This bit is set and cleared by software. 0: Input capture interrupt disabled 1: Input capture interrupt enabled

#### Bits 4:3 = CK[1:0] Counter Clock Selection.

These bits are set and cleared by software and cleared by hardware after a reset. They select the clock frequency of the counter.

| Counter Clock Selection                     | CK1 | СКО |
|---------------------------------------------|-----|-----|
| OFF                                         | 0   | 0   |
| 32 MHz                                      | 1   | 1   |
| f <sub>LTIMER</sub> (1 ms timebase @ 8 MHz) | 0   | 1   |
| fcpu                                        | 1   | 0   |

#### Bit 2 = **OVF1** Overflow Flag.

This bit is set by hardware and cleared by software by reading the ATCSR register. It indicates the transition of the counter1 CNTR1 from FFFh to ATR1 value.

0: No counter overflow occurred

1: Counter overflow occurred

#### Bit 1 = **OVFIE1** Overflow Interrupt Enable.

This bit is read/write by software and cleared by hardware after a reset.

0: Overflow interrupt disabled.

1: Overflow interrupt enabled.

#### Bit 0 = **CMPIE** Compare Interrupt Enable.

This bit is read/write by software and cleared by hardware after a reset. It can be used to mask the interrupt generated when any of the CMPFx bit is set.

0: Output compare interrupt disabled.

1: Output Compare interrupt enabled.

## **COUNTER REGISTER 1 HIGH (CNTR1H)**

Read only

0

Reset Value: 0000 0000 (00h)

| 15 |   |   |   |              |              |             | 8           |
|----|---|---|---|--------------|--------------|-------------|-------------|
| 0  | 0 | 0 | 0 | CNTR1_<br>11 | CNTR1_<br>10 | CNTR1_<br>9 | CNTR1_<br>8 |

# COUNTER REGISTER 1 LOW (CNTR1L)

Read only

Reset Value: 0000 0000 (00h)

| 1     |       |       |       |       |       |       | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CNTR1 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |

Bits 15:12 = Reserved.

#### Bits 11:0 = CNTR1[11:0] Counter Value.

This 12-bit register is read by software and cleared by hardware after a reset. The counter CNTR1 increments continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. As there is no latch, it is recommended to read LSB first. In this case, CNTR1H can be incremented between the two read operations and to have an accurate result when  $f_{timer}=f_{CPU}$ , special care must be taken when CNTR1L values close to FFh are read.

When a counter overflow occurs, the counter restarts from the value specified in the ATR1 register.



# ST7LITE1xB

| Address<br>(Hex.) | Register<br>Label      | 7      | 6      | 5    | 4      | 3          | 2          | 1          | 0          |
|-------------------|------------------------|--------|--------|------|--------|------------|------------|------------|------------|
| 21                | ATCSR2                 | FORCE2 | FORCE1 | ICS  | OVFIE2 | OVF2       | ENCNTR2    | TRAN2      | TRAN1      |
|                   | Reset Value            | 0      | 0      | 0    | 0      | 0          | 0          | 1          | 1          |
| 22                | BREAKCR                | BRSEL  | BREDGE | BA   | BPEN   | PWM3       | PWM2       | PWM1       | PWM0       |
|                   | Reset Value            | 0      | 0      | 0    | 0      | 0          | 0          | 0          | 0          |
| 23                | ATR2H<br>Reset Value   | 0      | 0      | 0    | 0      | ATR11<br>0 | ATR10<br>0 | ATR9<br>0  | ATR8<br>0  |
| 24                | ATR2L                  | ATR7   | ATR6   | ATR5 | ATR4   | ATR3       | ATR2       | ATR1       | ATR0       |
|                   | Reset Value            | 0      | 0      | 0    | 0      | 0          | 0          | 0          | 0          |
| 25                | <b>DTGR</b>            | DTE    | DT6    | DT5  | DT4    | DT3        | DT2        | DT1        | DT0        |
|                   | Reset Value            | 0      | 0      | 0    | 0      | 0          | 0          | 0          | 0          |
| 26                | BREAKEN<br>Reset Value | 0      | 0      | 0    | 0      | 0          | 0          | BREN2<br>1 | BREN1<br>1 |

57

# SERIAL PERIPHERAL INTERFACE (SPI) (cont'd)

**\$7** 





## 11.5 10-BIT A/D CONVERTER (ADC)

#### 11.5.1 Introduction

The on-chip Analog to Digital Converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 7 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 7 different sources.

The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register.

## 11.5.2 Main Features

- 10-bit conversion
- Up to 7 channels with multiplexed input
- Linear successive approximation

#### Figure 60. ADC Block Diagram

- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 60.

#### 11.5.3 Functional Description

#### 11.5.3.1 Analog Power Supply

 $V_{DDA}$  and  $V_{SSA}$  are the high and low level reference voltage pins. In some devices (refer to device pin out description) they are internally connected to the  $V_{DD}$  and  $V_{SS}$  pins.

Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines.

47/



# 10-BIT A/D CONVERTER (ADC) (Cont'd)

#### 11.5.3.2 Input Voltage Amplifier

The input voltage can be amplified by a factor of 8 by enabling the AMPSEL bit in the ADCDRL register.

When the amplifier is enabled, the input range is 0V to  $V_{\mbox{\scriptsize DD}}/8.$ 

For example, if  $V_{DD} = 5V$ , then the ADC can convert voltages in the range 0V to 430mV with an ideal resolution of 0.6mV (equivalent to 13-bit resolution with reference to a  $V_{SS}$  to  $V_{DD}$  range).

For more details, refer to the Electrical characteristics section.

**Note:** The amplifier is switched on by the ADON bit in the ADCCSR register, so no additional startup time is required when the amplifier is selected by the AMPSEL bit.

#### 11.5.3.3 Digital A/D Conversion Result

The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not.

If the input voltage ( $V_{AIN}$ ) is greater than  $V_{DDA}$  (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication).

If the input voltage ( $V_{AIN}$ ) is lower than  $V_{SSA}$  (low-level voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 00 00h.

The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and AD-CDRL registers. The accuracy of the conversion is described in the Electrical Characteristics Section.

 $R_{AIN}$  is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time.

#### 11.5.3.4 A/D Conversion

The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input.

In the ADCCSR register:

57/

 Select the CH[2:0] bits to assign the analog channel to convert.

#### **ADC Conversion mode**

In the ADCCSR register:

Set the ADON bit to enable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel.

When a conversion is complete:

- The EOC bit is set by hardware.
- The result is in the ADCDR registers.

A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit.

To read the 10 bits, perform the following steps:

- 1. Poll the EOC bit
- 2. Read ADCDRL
- 3. Read ADCDRH. This clears EOC automatically.

To read only 8 bits, perform the following steps:

- 1. Poll EOC bit
- 2. Read ADCDRH. This clears EOC automatically.

#### 11.5.3.5 Changing the conversion channel

The application can change channels during conversion.

When software modifies the CH[2:0] bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel.

#### 11.5.4 Low Power Modes

**Note:** The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions.

| Mode | Description                                                                                                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAIT | No effect on A/D Converter                                                                                                                                             |
|      | A/D Converter disabled.                                                                                                                                                |
| HALT | After wakeup from Halt mode, the A/D Converter requires a stabilization time $t_{STAB}$ (see Electrical Characteristics) before accurate conversions can be performed. |

#### 11.5.5 Interrupts

None.

# ST7 ADDRESSING MODES (cont'd)

## 12.1.6 Indirect Indexed (Short, Long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode.

The indirect indexed addressing mode consists of two submodes:

#### Indirect Indexed (Short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode.

#### Indirect Indexed (Long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

# Table 23. InstructionsSupporting Direct,Indexed,Indirect andIndirectAddressing Modes

| Long and Short<br>Instructions | Function                                        |
|--------------------------------|-------------------------------------------------|
| LD                             | Load                                            |
| CP                             | Compare                                         |
| AND, OR, XOR                   | Logical Operations                              |
| ADC, ADD, SUB, SBC             | Arithmetic Addition/subtrac-<br>tion operations |
| BCP                            | Bit Compare                                     |

| Short Instructions Only    | Function                          |
|----------------------------|-----------------------------------|
| CLR                        | Clear                             |
| INC, DEC                   | Increment/Decrement               |
| TNZ                        | Test Negative or Zero             |
| CPL, NEG                   | 1 or 2 Complement                 |
| BSET, BRES                 | Bit Operations                    |
| BTJT, BTJF                 | Bit Test and Jump Opera-<br>tions |
| SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations       |
| SWAP                       | Swap Nibbles                      |
| CALL, JP                   | Call or Jump subroutine           |

## 12.1.7 Relative Mode (Direct, Indirect)

This addressing mode is used to modify the PC register value by adding an 8-bit signed offset to it.

| Available Relative Direct/<br>Indirect Instructions | Function         |  |
|-----------------------------------------------------|------------------|--|
| JRxx                                                | Conditional Jump |  |
| CALLR                                               | Call Relative    |  |

The relative addressing mode consists of two submodes:

#### **Relative (Direct)**

The offset follows the opcode.

#### **Relative (Indirect)**

The offset is defined in memory, of which the address follows the opcode.

#### **12.2 INSTRUCTION GROUPS**

The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may

be subdivided into 13 main groups as illustrated in the following table:

| Load and Transfer                | LD   | CLR  |      |      |      |       |     |     |
|----------------------------------|------|------|------|------|------|-------|-----|-----|
| Stack operation                  | PUSH | POP  | RSP  |      |      |       |     |     |
| Increment/Decrement              | INC  | DEC  |      |      |      |       |     |     |
| Compare and Tests                | CP   | TNZ  | BCP  |      |      |       |     |     |
| Logical operations               | AND  | OR   | XOR  | CPL  | NEG  |       |     |     |
| Bit Operation                    | BSET | BRES |      |      |      |       |     |     |
| Conditional Bit Test and Branch  | BTJT | BTJF |      |      |      |       |     |     |
| Arithmetic operations            | ADC  | ADD  | SUB  | SBC  | MUL  |       |     |     |
| Shift and Rotates                | SLL  | SRL  | SRA  | RLC  | RRC  | SWAP  | SLA |     |
| Unconditional Jump or Call       | JRA  | JRT  | JRF  | JP   | CALL | CALLR | NOP | RET |
| Conditional Branch               | JRxx |      |      |      |      |       |     |     |
| Interruption management          | TRAP | WFI  | HALT | IRET |      |       |     |     |
| Condition Code Flag modification | SIM  | RIM  | SCF  | RCF  |      |       |     |     |

#### Using a prebyte

The instructions are described with 1 to 4 bytes.

In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.

The whole instruction becomes:

- PC-2 End of previous instruction
- PC-1 Prebyte
- PC Opcode

57/

PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address

These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:

- PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one.
- PIX 92 Replace an instruction using direct, direct bit or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode.
- PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one.

#### 12.2.1 Illegal Opcode Reset

In order to provide enhanced robustness to the device against unexpected behavior, a system of illegal opcode detection is implemented. If a code to be executed does not correspond to any opcode or prebyte value, a reset is generated. This, combined with the Watchdog, allows the detection and recovery from an unexpected fault or interference.

**Note:** A valid prebyte associated with a valid opcode forming an unauthorized combination does not generate a reset.

## 13.3.6 Operating conditions with ADC

 $T_A$  = -40 to 125°C, unless otherwise specified

| Symbol                              | Parameter                          | Тур | Unit |
|-------------------------------------|------------------------------------|-----|------|
| I <sub>INJ(ANA)</sub> <sup>1)</sup> | Injected current on any analog pin | 0   | mA   |

**Note:** 1. Current injection (negative or positive) not allowed on any analog pin.



## **13.9 CONTROL PIN CHARACTERISTICS**

#### 13.9.1 Asynchronous RESET Pin

 $T_A = -40^{\circ}C$  to 125°C, unless otherwise specified

| Symbol                 | Parameter                                 |                        | Conditions                                 | Min                             | Тур | Max                             | Unit |
|------------------------|-------------------------------------------|------------------------|--------------------------------------------|---------------------------------|-----|---------------------------------|------|
| V <sub>IL</sub>        | Input low level voltage <sup>1)</sup>     |                        |                                            |                                 |     | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V    |
| V <sub>IH</sub>        | Input high level voltage <sup>1)</sup>    |                        |                                            | $0.7 \mathrm{xV}_{\mathrm{DD}}$ |     | V <sub>DD</sub> + 0.3           | v    |
| V <sub>hys</sub>       | Schmitt trigger voltage hysteresis 1)     |                        |                                            |                                 | 2   |                                 | V    |
| V <sub>OL</sub>        | Output low level voltage <sup>1)2)</sup>  | V5V                    | I <sub>IO</sub> =+5mA T <sub>A</sub> d85°C |                                 | 0.5 | 1.0                             | V    |
|                        |                                           | VDD=3V                 | I <sub>IO</sub> =+2mA T <sub>A</sub> d85°C |                                 | 0.2 | 0.4                             |      |
| R <sub>ON</sub>        | Pull-up equivalent resistor <sup>3)</sup> | V <sub>DD</sub> =5V    |                                            | 20                              | 40  | 80                              | k ·  |
|                        |                                           | V <sub>DD</sub> =3V    | 1)                                         | 40                              | 70  | 120                             | )    |
| tw(RSTL)out            | Generated reset pulse duration            | Internal reset sources |                                            |                                 | 30  |                                 | ß    |
| t <sub>h(RSTL)in</sub> | External reset pulse hold time 4)         |                        |                                            | 20                              |     |                                 | ß    |
| t <sub>g(RSTL)in</sub> | Filtered glitch duration                  |                        |                                            |                                 | 200 |                                 | ns   |

#### Notes:

**ل ح**ک

1. Data based on characterization results, not tested in production.

2. The  $I_{IO}$  current sunk must always respect the absolute maximum rating specified in Section 13.2.2 and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VSS}$ .

3. The R<sub>ON</sub> pull-up equivalent resistor is based on a resistive transistor. Specified for voltages on  $\overline{\text{RESET}}$  pin between  $V_{\text{ILmax}}$  and  $V_{\text{DD}}$ 

**4.** To guarantee the reset of the device, a minimum pulse has to be applied to the  $\overline{\text{RESET}}$  pin. All short pulses applied on RESET pin with a duration below t<sub>h(RSTL)in</sub> can be ignored.

## ADC CHARACTERISTICS (Cont'd)

#### ADC Accuracy with V<sub>DD</sub>=5.0V

| Symbol         | Parameter                       | Conditions                                     | Тур | Max             | Unit |
|----------------|---------------------------------|------------------------------------------------|-----|-----------------|------|
| E <sub>T</sub> | Total unadjusted error          |                                                | 4   | 6 <sup>1)</sup> |      |
| E <sub>O</sub> | Offset error                    |                                                | 3   | 5 <sup>1)</sup> |      |
| E <sub>G</sub> | Gain Error                      | f <sub>CPU</sub> =8MHz, f <sub>ADC</sub> =4MHz | 0.5 | 4 <sup>1)</sup> | LSB  |
| ED             | Differential linearity error 3) |                                                | 1.5 | 3 <sup>2)</sup> |      |
| EL             | Integral linearity error 3)     |                                                | 1.5 | 3 <sup>2)</sup> |      |

#### Notes:

1. Data based on characterization results. Not tested in production.

2. Injecting negative current on any of the analog input pins significantly reduces the accuracy of any conversion being performed on any analog input.

Analog pins can be protected against negative injection by adding a Schottky diode (pin to ground). Injecting negative current on digital input pins degrades ADC accuracy especially if performed on a pin close to the analog input pins. Any positive injection current within the limits specified for  $I_{INJ}(PIN)$  and  $\mathfrak{G}_{INJ}(PIN)$  in Section 13.8 does not affect the ADC accuracy.

3. Data based on characterization results over the whole temperature range, monitored in production.

#### Figure 111. ADC Accuracy Characteristics with amplifier disabled



## Table 29. ST7 Application Notes

| IDENTIFICATION | DESCRIPTION                                                                      |  |  |  |  |
|----------------|----------------------------------------------------------------------------------|--|--|--|--|
| AN1947         | ST7MC PMAC SINE WAVE MOTOR CONTROL SOFTWARE LIBRARY                              |  |  |  |  |
| GENERAL PURPC  | GENERAL PURPOSE                                                                  |  |  |  |  |
| AN1476         | LOW COST POWER SUPPLY FOR HOME APPLIANCES                                        |  |  |  |  |
| AN1526         | ST7FLITE0 QUICK REFERENCE NOTE                                                   |  |  |  |  |
| AN1709         | EMC DESIGN FOR ST MICROCONTROLLERS                                               |  |  |  |  |
| AN1752         | ST72324 QUICK REFERENCE NOTE                                                     |  |  |  |  |
| PRODUCT EVALU  | ATION                                                                            |  |  |  |  |
| AN 910         | PERFORMANCE BENCHMARKING                                                         |  |  |  |  |
| AN 990         | ST7 BENEFITS VERSUS INDUSTRY STANDARD                                            |  |  |  |  |
| AN1077         | OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS                        |  |  |  |  |
| AN1086         | U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING                                       |  |  |  |  |
| AN1103         | IMPROVED B-EMF DETECTION FOR LOW SPEED, LOW VOLTAGE WITH ST72141                 |  |  |  |  |
| AN1150         | BENCHMARK ST72 VS PC16                                                           |  |  |  |  |
| AN1151         | PERFORMANCE COMPARISON BETWEEN ST72254 & PC16F876                                |  |  |  |  |
| AN1278         | LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS                                       |  |  |  |  |
| PRODUCT MIGRA  | TION                                                                             |  |  |  |  |
| AN1131         | MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324               |  |  |  |  |
| AN1322         | MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B                            |  |  |  |  |
| AN1365         | GUIDELINES FOR MIGRATING ST72C254 APPLICATIONS TO ST72F264                       |  |  |  |  |
| AN1604         | HOW TO USE ST7MDT1-TRAIN WITH ST72F264                                           |  |  |  |  |
| AN2200         | GUIDELINES FOR MIGRATING ST7LITE1X APPLICATIONS TO ST7FLITE1XB                   |  |  |  |  |
| PRODUCT OPTIM  | ZATION                                                                           |  |  |  |  |
| AN 982         | USING ST7 WITH CERAMIC RESONATOR                                                 |  |  |  |  |
| AN1014         | HOW TO MINIMIZE THE ST7 POWER CONSUMPTION                                        |  |  |  |  |
| AN1015         | SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE                |  |  |  |  |
| AN1040         | MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES                          |  |  |  |  |
| AN1070         | ST7 CHECKSUM SELF-CHECKING CAPABILITY                                            |  |  |  |  |
| AN1181         | ELECTROSTATIC DISCHARGE SENSITIVE MEASUREMENT                                    |  |  |  |  |
| AN1324         | CALIBRATING THE RC OSCILLATOR OF THE ST7FLITE0 MCU USING THE MAINS               |  |  |  |  |
| AN1502         | EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY                                     |  |  |  |  |
| AN1529         | EXTENDING THE CURRENT & VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY             |  |  |  |  |
| AN1530         | ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCILLA-<br>TOR |  |  |  |  |
| AN1605         | USING AN ACTIVE RC TO WAKEUP THE ST7LITE0 FROM POWER SAVING MODE                 |  |  |  |  |
| AN1636         | UNDERSTANDING AND MINIMIZING ADC CONVERSION ERRORS                               |  |  |  |  |
| AN1828         | PIR (PASSIVE INFRARED) DETECTOR USING THE ST7FLITE05/09/SUPERLITE                |  |  |  |  |
| AN1946         | SENSORLESS BLDC MOTOR CONTROL AND BEMF SAMPLING METHODS WITH ST7MC               |  |  |  |  |
| AN1953         | PFC FOR ST7MC STARTER KIT                                                        |  |  |  |  |
| AN1971         | ST7LITE0 MICROCONTROLLED BALLAST                                                 |  |  |  |  |
| PROGRAMMING A  | AND TOOLS                                                                        |  |  |  |  |
| AN 978         | ST7 VISUAL DEVELOP SOFTWARE KEY DEBUGGING FEATURES                               |  |  |  |  |
| AN 983         | KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE                                |  |  |  |  |
| AN 985         | EXECUTING CODE IN ST7 RAM                                                        |  |  |  |  |
| AN 986         | USING THE INDIRECT ADDRESSING MODE WITH ST7                                      |  |  |  |  |
| AN 987         | ST7 SERIAL TEST CONTROLLER PROGRAMMING                                           |  |  |  |  |
| AN 988         | STARTING WITH ST7 ASSEMBLY TOOL CHAIN                                            |  |  |  |  |
| AN 989         | GETTING STARTED WITH THE STZ HIWARE C TOOL CHAIN                                 |  |  |  |  |

# **16 REVISION HISTORY**

57

| Date       | Revision | Main changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Dec-05  | 1        | Initial release on internet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20-July-06 | 2        | Added reset default state in bold for RESET, PC0 and PC1 in Table 1, "Device Pin Descrip-<br>tion," on page 7<br>Changed note below Figure 9 on page 17 and the last paragraph of "ACCESS ERROR HAN-<br>DLING" on page 18<br>Modified note 3 in Table 2, "Hardware Register Map," on page 10, changed LTICR reset val-<br>ue and replaced h by b for LTCSR1, ATCSR and SICSR reset values<br>Added note 10 Figure 14 on page 26<br>Modified caution in section 7.2 on page 23<br>Added note 2 in "EXTERNAL INTERRUPT CONTROL REGISTER (EICR)" on page 38 and<br>changed "External Interrupt Function" on page 48<br>Removed references to true open drain in Table 8 on page 50, Table 9 on page 51 and notes<br>Replaced Auto reload timer 3 by Auto reload timer 4 in section 11.2.6 on page 70<br>Changed order of Section 11.3.3.2 and section 11.3.3.3 on page 80 and removed two para-<br>graphs before section 11.3.3.2 and section 11.3.3.3 on page 80 and removed two para-<br>graphs before section 11.3.4 on page 81<br>Modified bit names in the description of LTARR and LTCNTR registers in section 11.3.6 on<br>page 81<br>Added important note in section 11.6.3 on page 100 and added note to CHYST bit descrip-<br>tion in section 13.3.2 on page 111 (I <sub>10</sub> values)<br>Modified Section 13.3.2 on page 111 (I <sub>10</sub> values)<br>Modified Section 13.3.2 on page 112<br>Removed VI <sub>POR</sub> min value in section 13.3.3.1 on page 112<br>Removed Vi <sub>POR</sub> min value in section 13.3.3.1 on page 113<br>Modified section 13.3.5.1 on page 124<br>Removed figures "PLLx4 and PLLx8 Output vs CLKIN frequency"<br>Updated section 13.5.4 on page 126<br>Modified section 13.5.4 on page 127<br>Modified section 13.5.4 on page 135<br>Modified Section 13.5.4 on page 136<br>Modified section 13.5.4 on page 137<br>Modified section 13.5.4 on page 138<br>(toM(MO))<br>Modified section 13.5.4 on page 137<br>Modified section 13.6.7 on page 138<br>(toM(MO))<br>Modified section 13.7.1 and section 13.7.2 on page 127<br>Modified section 13.6.4 on page 136<br>(toM(MO))<br>Modified Section 13.7.1 and section 13.7.2 on page 130<br>Modified section 13.7.1 and section 13.7.2 on page 130<br>Modified section 13.7.1 and section 13.7.2 |
| 15-Sept-06 | 3        | Modified description of CNTR[11:0] bits in section 11.2.6 on page 72<br>Added "External Clock Source" on page 124 and Figure 78 on page 124                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |          | Added "External Clock Source" on page 124 and Figure 78 on page 124<br>Modified Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com