



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ST7                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | SPI                                                                    |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 13                                                                     |
| Program Memory Size        | 4KB (4K x 8)                                                           |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 128 x 8                                                                |
| RAM Size                   | 256 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 5x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 16-SOIC (0.295", 7.50mm Width)                                         |
| Supplier Device Package    | -                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st7flit19by1m6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# DATA EEPROM (Cont'd)

## **5.7 REGISTER DESCRIPTION**

# EEPROM CONTROL/STATUS REGISTER (EEC-SR)

Read/Write

Reset Value: 0000 0000 (00h)

| 7 |   |   |   |   |   |       | 0     |
|---|---|---|---|---|---|-------|-------|
| 0 | 0 | 0 | 0 | 0 | 0 | E2LAT | E2PGM |

Bits 7:2 = Reserved, forced by hardware to 0.

## Bit 1 = E2LAT Latch Access Transfer

This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if the E2PGM bit is cleared.

0: Read mode

1: Write mode

<u>(</u>ح)

## Bit 0 = **E2PGM** *Programming control and status*

This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware.

0: Programming finished or not yet started

1: Programming cycle is in progress

**Note**: if the E2PGM bit is cleared during the programming cycle, the memory data is not guaranteed

#### Table 3. DATA EEPROM Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label    | 7 | 6 | 5 | 4 | 3 | 2 | 1          | 0          |
|-------------------|----------------------|---|---|---|---|---|---|------------|------------|
| 0030h             | EECSR<br>Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | E2LAT<br>0 | E2PGM<br>0 |

# **6 CENTRAL PROCESSING UNIT**

## **6.1 INTRODUCTION**

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation.

#### **6.2 MAIN FEATURES**

- 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes
- Two 8-bit index registers
- 16-bit stack pointer
- Low power modes
- Maskable hardware interrupts
- Non-maskable software interrupt

#### 6.3 CPU REGISTERS

The six CPU registers shown in Figure 1 are not present in the memory mapping and are accessed by specific instructions.

#### Figure 11. CPU Registers

#### Accumulator (A)

The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

#### Index Registers (X and Y)

In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)

The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack).

#### **Program Counter (PC)**

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).





## 7.3 REGISTER DESCRIPTION

#### MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR)

Read / Write

Reset Value: 0000 0000 (00h)

| 7 |   |   |   |   |   |     | 0   |
|---|---|---|---|---|---|-----|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | мсо | SMS |

Bits 7:2 = Reserved, must be kept cleared.

#### Bit 1 = MCO Main Clock Out enable

This bit is read/write by software and cleared by hardware after a reset. This bit allows to enable the MCO output clock.

- 0: MCO clock disabled, I/O port free for general purpose I/O.
- 1: MCO clock enabled.

#### Bit 0 = SMS Slow Mode select

This bit is read/write by software and cleared by hardware after a reset. This bit selects the input clock  $f_{OSC}$  or  $f_{OSC}/32$ .

0: Normal mode (f<sub>CPU</sub> = f<sub>OSC</sub>

1: Slow mode ( $f_{CPU} = f_{OSC}/32$ )

5/

#### **RC CONTROL REGISTER (RCCR)**

Read / Write

Reset Value: 1111 1111 (FFh)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CR9 | CR8 | CR7 | CR6 | CR5 | CR4 | CR3 | CR2 |

Bits 7:0 = **CR[9:2]** *RC* Oscillator Frequency Adjustment Bits

These bits must be written immediately after reset to adjust the RC oscillator frequency and to obtain an accuracy of 1%. The application can store the correct value for each voltage range in EEPROM and write it to this register at start-up.

00h = maximum available frequency

FFh = lowest available frequency

These bits are used with the CR[1:0] bits in the SICSR register. Refer to section 7.6.4 on page 35.

**Note:** To tune the oscillator, write a series of different values in the register until the correct frequency is reached. The fastest method is to use a dichotomy starting with 80h.

# SYSTEM INTEGRITY MANAGEMENT (Cont'd)

#### Figure 19. Reset and Supply Management Block Diagram



47/

## SYSTEM INTEGRITY MANAGEMENT (Cont'd)

## 7.6.3 Low Power Modes

| Mode | Description                                                              |
|------|--------------------------------------------------------------------------|
| WAIT | No effect on SI. AVD interrupts cause the device to exit from Wait mode. |
| HALT | The SICSR register is frozen.<br>The AVD remains active.                 |

## 7.6.3.1 Interrupts

The AVD interrupt event generates an interrupt if the corresponding Enable Control Bit (AVDIE) is set and the interrupt mask in the CC register is reset (RIM instruction).

| Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |
|-----------------|---------------|--------------------------|----------------------|----------------------|
| AVD event       | AVDF          | AVDIE                    | Yes                  | No                   |



# I/O PORTS (Cont'd)

## Table 9. I/O Configurations



#### Notes:

- 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status.
- 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.

## DUAL 12-BIT AUTORELOAD TIMER 4 (Cont'd)

## 11.2.3.5 Input Capture Mode

The 12-bit ATICR register is used to latch the value of the 12-bit free running upcounter CNTR1 after a rising or falling edge is detected on the ATIC pin. When an input capture occurs, the ICF bit is set and the ATICR register contains the value of the free running upcounter. An IC interrupt is generated if the ICIE bit is set. The ICF bit is reset by reading the ATICRH/ATICRL register when the ICF bit is set. The ATICR is a read only register and always contains the free running upcounter value which corresponds to the most recent input capture. Any further input capture is inhibited while the ICF bit is set.





Figure 44. Input Capture timing diagram



## DUAL 12-BIT AUTORELOAD TIMER 4 (Cont'd)

#### 11.2.4 Low Power Modes

| Mode | Description           |
|------|-----------------------|
| WAIT | No effect on AT timer |
| HALT | AT timer halted.      |

#### 11.2.5 Interrupts

57

| Interrupt<br>Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | Exit<br>from<br>Active-<br>Halt |
|--------------------|---------------|--------------------------|----------------------|----------------------|---------------------------------|
| Overflow<br>Event  | OVF1          | OVIE1                    | Yes                  | No                   | Yes                             |
| AT4 IC Event       | ICF           | ICIE                     | Yes                  | No                   | No                              |
| CMP Event          | CMPFx         | CMPIE                    | Yes                  | No                   | No                              |
| Overflow<br>Event2 | OVF2          | OVIE2                    | Yes                  | No                   | No                              |

**Note:** The CMP and AT4 IC events are connected to the same interrupt vector.

The OVF event is mapped on a separate vector (see Interrupts chapter).

They generate an interrupt if the enable bit is set in the ATCSR register and the interrupt mask in the CC register is reset (RIM instruction).

# LITE TIMER (Cont'd)

57

# Table 15. Lite Timer Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label     | 7         | 6        | 5       | 4          | 3         | 2    | 1          | 0         |
|-------------------|-----------------------|-----------|----------|---------|------------|-----------|------|------------|-----------|
| 08                | LTCSR2<br>Reset Value | 0         | 0        | 0       | 0          | 0         | 0    | TB2IE<br>0 | TB2F<br>0 |
| 09                | LTARR                 | AR7       | AR6      | AR5     | AR4        | AR3       | AR2  | AR1        | AR0       |
|                   | Reset Value           | 0         | 0        | 0       | 0          | 0         | 0    | 0          | 0         |
| 0A                | LTCNTR                | CNT7      | CNT6     | CNT5    | CNT4       | CNT3      | CNT2 | CNT1       | CNT0      |
|                   | Reset Value           | 0         | 0        | 0       | 0          | 0         | 0    | 0          | 0         |
| 0B                | LTCSR1<br>Reset Value | ICIE<br>0 | ICF<br>x | ТВ<br>0 | TB1IE<br>0 | TB1F<br>0 | 0    | 0          | 0         |
| 0C                | LTICR                 | ICR7      | ICR6     | ICR5    | ICR4       | ICR3      | ICR2 | ICR1       | ICR0      |
|                   | Reset Value           | 0         | 0        | 0       | 0          | 0         | 0    | 0          | 0         |

# SERIAL PERIPHERAL INTERFACE (cont'd)

## 11.4.4 Clock Phase and Clock Polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 5).

**Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL = 1 or pulling down SCK if CPOL = 0).

The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge.

Figure 5 shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin and the MOSI pin are directly connected between the master and the slave device.

**Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.



## Figure 57. Data Clock Timing Diagram

47/

## 11.5 10-BIT A/D CONVERTER (ADC)

#### 11.5.1 Introduction

The on-chip Analog to Digital Converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 7 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 7 different sources.

The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register.

## 11.5.2 Main Features

- 10-bit conversion
- Up to 7 channels with multiplexed input
- Linear successive approximation

#### Figure 60. ADC Block Diagram

- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 60.

#### 11.5.3 Functional Description

#### 11.5.3.1 Analog Power Supply

 $V_{DDA}$  and  $V_{SSA}$  are the high and low level reference voltage pins. In some devices (refer to device pin out description) they are internally connected to the  $V_{DD}$  and  $V_{SS}$  pins.

Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines.

47/



## ANALOG COMPARATOR (Cont'd)

#### Bit 4 = CMPIF Comparator Interrupt Flag

This bit is set by hardware when interrupt is generated at the rising edge (CINV = 0) or falling edge (CINV = 1) of comparator output. This bit is cleared by reading the CMPCR register. Writing to this bit does not change the value.

0 : Comparator interrupt flag cleared

1 : Comparator interrupt flag set and can generate interrupt if CMPIE is set.

#### Bit 3 : CMPIE Comparator Interrupt Enable

This bit is set or reset by software and cleared by hardware reset. This bit enables or disables the interrupt generation depending on interrupt flag 0: Interrupt not generated

1: Interrupt generated if interrupt flag is set

#### Note:

57/

This bit should be set to enable interrupt only after the comparator has been switched ON, i.e. when CMPON is set.

Once CMPON bit is set, it is recommended to wait the specified stabilization time before setting CMPIE bit in order to avoid a spurious interrupt (see section 13.12 on page 143).

#### Bit 2 : CMP Comparator Output

This bit is set or reset by software and cleared by hardware reset. It stores the value of comparator output.

Bit 1 = COUT Comparator Output Enable on Port This bit is set or cleared by software. When this bit is set, the comparator output is available on PA7 port.

0 : Comparator output not connected to PA7

1 : Comparator output connected to PA7

#### Bit 0 : CMPON Comparator ON/OFF

This bit is set or cleared by software and reset by hardware reset. This bit is used to switch ON/OFF the comparator, internal voltage reference and current bias which provides  $4\mu$ A current to both. 0: Comparator, Internal Voltage Reference, Bias

- OFF (in power-down state).
- 1: Comparator, Internal Voltage Reference, Bias ON

**Note:** For the comparator interrupt generation, it takes 250ns delay from comparator output change to rising or falling edge of interrupt generated.

#### Table 21. Analog Comparator Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label     | 7          | 6          | 5         | 4          | 3          | 2        | 1         | 0          |
|-------------------|-----------------------|------------|------------|-----------|------------|------------|----------|-----------|------------|
| 002Ch             | VREFCR<br>Reset Value | VCEXT<br>0 | VCBGR<br>0 | VR3<br>0  | VR2<br>0   | VR1<br>0   | VR0<br>0 | -<br>0    | -<br>0     |
| 002Dh             | CMPCR<br>Reset value  | CHYST<br>1 | - 0        | CINV<br>0 | CMPIF<br>0 | CMPIE<br>0 | CMP<br>0 | COUT<br>0 | CMPON<br>0 |

# **13 ELECTRICAL CHARACTERISTICS**

## **13.1 PARAMETER CONDITIONS**

Unless otherwise specified, all voltages are referred to  $\ensuremath{\mathsf{V}_{SS}}\xspace.$ 

#### 13.1.1 Minimum and Maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A=25^{\circ}C$  and  $T_A=T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 13.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A{=}25^\circ\text{C},~V_{DD}{=}5V$  (for the  $4.5V{\leq}V_{DD}{\leq}5.5V$  voltage range) and  $V_{DD}{=}3.3V$  (for the  $3V{\leq}V_{DD}{\leq}3.6V$  voltage range). They are given only as design guidelines and are not tested.

#### 13.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

## 13.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 63.

#### Figure 63. Pin loading conditions



#### 13.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 64.

#### Figure 64. Pin input voltage



## **13.2 ABSOLUTE MAXIMUM RATINGS**

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi-

#### 13.2.1 Voltage Characteristics

tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                            | Maximum value                                      | Unit    |
|-----------------------------------|----------------------------------------------------|----------------------------------------------------|---------|
| V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage                                     | 7.0                                                | V       |
| V <sub>IN</sub>                   | Input voltage on any pin <sup>1) &amp; 2)</sup>    | $V_{\rm SS}\mbox{-}0.3$ to $V_{\rm DD}\mbox{+}0.3$ | v       |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (Human Body Model) | soo soction 1373 on n                              | 200 128 |
| V <sub>ESD(MM)</sub>              | Electrostatic discharge voltage (Machine Model)    | 366 366001 10.7.0 01 p                             | aye 120 |

#### **13.2.2 Current Characteristics**

| Symbol                                       | Ratings                                                                                                                                                                        | Maximum value | Unit |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|--|
| I <sub>VDD</sub>                             | I <sub>VDD</sub> Total current into V <sub>DD</sub> power lines (source) <sup>3)</sup> I <sub>VSS</sub> Total current out of V <sub>SS</sub> ground lines (sink) <sup>3)</sup> |               |      |  |
| I <sub>VSS</sub>                             |                                                                                                                                                                                |               |      |  |
|                                              | Output current sunk by any standard I/O and control pin                                                                                                                        | 20            |      |  |
| l <sub>iO</sub>                              | Output current sunk by any high sink I/O pin                                                                                                                                   | 40            |      |  |
|                                              | Output current source by any I/Os and control pin                                                                                                                              | - 25          |      |  |
|                                              | Injected current on ISPSEL pin                                                                                                                                                 | ± 5           | mA   |  |
|                                              | Injected current on RESET pin                                                                                                                                                  | ± 5           |      |  |
| I <sub>INJ(PIN)</sub> <sup>2) &amp; 4)</sup> | Injected current on OSC1 and OSC2 pins                                                                                                                                         | ± 5           |      |  |
|                                              | Injected current on PB0 pin <sup>5)</sup>                                                                                                                                      | +5            |      |  |
|                                              | Injected current on any other pin <sup>6)</sup>                                                                                                                                | ± 5           |      |  |
| $\Sigma I_{\rm INJ(PIN)}^{2)}$               | Total injected current (sum of all I/O and control pins) $^{6)}$                                                                                                               | ± 20          |      |  |

#### 13.2.3 Thermal Characteristics

| Symbol           | Ratings                                                                             | Value       | Unit |  |  |  |
|------------------|-------------------------------------------------------------------------------------|-------------|------|--|--|--|
| T <sub>STG</sub> | Storage temperature range                                                           | -65 to +150 | °C   |  |  |  |
| TJ               | Maximum junction temperature (see Table 24, "THERMAL CHARACTERISTICS," on page 147) |             |      |  |  |  |

#### Notes:

1. Directly connecting the RESET and I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical:  $4.7k\Omega$  for RESET,  $10k\Omega$  for I/Os). Unused I/O pins must be tied in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration. 2. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub><V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding V<sub>IN</sub> maximum must always be respected

3. All power ( $V_{DD}$ ) and ground ( $V_{SS}$ ) lines must always be connected to the external supply.

4. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken:

- Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits)

- Pure digital pins must have a negative injection less than 1.6mA. In addition, it is recommended to inject the current as far as possible from the analog input pins.

5. No negative current injection allowed on PB0 pin.

6. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with  $\Sigma I_{INJ(PIN)}$  maximum current injection on four I/O port pins of the device.

57

## 13.3.3 Operating Conditions with Low Voltage Detector (LVD)

| Symbol                | Parameter                                         | Conditions                                        | Min                  | Тур                  | Max                  | Unit |
|-----------------------|---------------------------------------------------|---------------------------------------------------|----------------------|----------------------|----------------------|------|
| V <sub>IT+(LVD)</sub> | Reset release threshold<br>(V <sub>DD</sub> rise) | High Threshold<br>Med. Threshold<br>Low Threshold | 3.80<br>3.20<br>2.65 | 4.20<br>3.55<br>2.85 | 4.60<br>3.90<br>3.10 | V    |
| V <sub>IT-(LVD)</sub> | Reset generation threshold (V <sub>DD</sub> fall) | High Threshold<br>Med. Threshold<br>Low Threshold | 3.70<br>3.10<br>2.50 | 4.00<br>3.35<br>2.70 | 4.35<br>3.70<br>2.90 | v    |
| V <sub>hys</sub>      | LVD voltage threshold hysteresis                  | V <sub>IT+(LVD)</sub> -V <sub>IT-(LVD)</sub>      |                      | 200                  |                      | mV   |
| Vt <sub>POR</sub>     | V <sub>DD</sub> rise time rate <sup>1)2)</sup>    |                                                   |                      |                      | 100                  | ms/V |
| t <sub>g(VDD)</sub>   | Filtered glitch delay on $V_{DD}^{(1)}$           | Not detected by the LVD                           |                      | 150                  |                      | ns   |
| I <sub>DD(LVD</sub> ) | LVD/AVD current consumption                       |                                                   |                      | 200                  |                      | μA   |

#### 13.3.3.1 Operating Conditions with LVD at T<sub>A</sub> = -40 to 125°C, unless otherwise specified

#### Notes:

**ل ح**ک

1. The  $V_{DD}$  rise time rate condition is needed to insure a correct device power-on and LVD reset. Not tested in production.

**2.** Use of LVD with capacitive power supply: with this type of power supply, if power cuts occur in the application, it is recommended to pull  $V_{DD}$  down to 0V to ensure optimum restart conditions. Refer to circuit example in Figure 106 on page 136 and note 4.

# **OPERATING CONDITIONS** (Cont'd)

The RC oscillator and PLL characteristics are temperature-dependent and are grouped in four tables. 13.3.5.1 Devices with ""6" or "3"order code suffix (tested for  $T_A = -40$  to +125°C) @  $V_{DD} = 5V$ 

| Symbol               | Parameter                                         | Conditions                                                                | Min  | Тур               | Max              | Unit |  |
|----------------------|---------------------------------------------------|---------------------------------------------------------------------------|------|-------------------|------------------|------|--|
| f                    | Internal RC oscillator fre-                       | RCCR = FF (reset value), T <sub>A</sub> =25°C,V <sub>DD</sub> =5V         |      | 700               |                  | kH7  |  |
| 'RC                  | quency <sup>1)</sup>                              | RCCR = RCCR0 <sup>2</sup> , T <sub>A</sub> =25°C, V <sub>DD</sub> =5V     | 992  | 1000              | 1008             | κΠΖ  |  |
|                      |                                                   | T <sub>A</sub> =25°C,V <sub>DD</sub> =5V                                  | -0.8 |                   | +0.8             | %    |  |
|                      |                                                   | T <sub>A</sub> =25°C, V <sub>DD</sub> =4.5 to 5.5V <sup>3)</sup>          | -1   |                   | +1               | %    |  |
|                      | Accuracy of Internal RC                           | T <sub>A</sub> =25°C to +85°C,V <sub>DD</sub> =5V                         | -3   |                   | +3               | %    |  |
| ACC <sub>RC</sub>    | oscillator with                                   | T <sub>A</sub> =25°C to +85°C,V <sub>DD</sub> =4.5 to 5.5V <sup>3)</sup>  | -3.5 |                   | +3.5             | %    |  |
|                      | RCCR=RCCR0 <sup>2)</sup>                          | T <sub>A</sub> =85°C to +125°C,V <sub>DD</sub> =5V                        | -3.5 |                   | +5               | %    |  |
|                      |                                                   | T <sub>A</sub> =85°C to +125°C,V <sub>DD</sub> =4.5 to 5.5V <sup>3)</sup> | -3.5 |                   | +6               | %    |  |
|                      |                                                   | $T_{A}$ =-40 to +25°C, $V_{DD}$ =5V <sup>3)</sup>                         | -3   |                   | +7               | %    |  |
| I <sub>DD(RC)</sub>  | RC oscillator current con-<br>sumption            | T <sub>A</sub> =25°C,V <sub>DD</sub> =5V                                  |      | 600 <sup>3)</sup> |                  | μA   |  |
| t <sub>su(RC)</sub>  | RC oscillator setup time                          | T <sub>A</sub> =25°C,V <sub>DD</sub> =5V                                  |      |                   | 10 <sup>2)</sup> | μs   |  |
| f <sub>PLL</sub>     | x8 PLL input clock                                |                                                                           |      | 1 <sup>3)</sup>   |                  | MHz  |  |
| t <sub>LOCK</sub>    | PLL Lock time <sup>5)</sup>                       |                                                                           |      | 2                 |                  | ms   |  |
| t <sub>STAB</sub>    | PLL Stabilization time <sup>5)</sup>              |                                                                           |      | 4                 |                  | ms   |  |
| ACC                  |                                                   | f <sub>RC</sub> = 1MHz@T <sub>A</sub> =25°C,V <sub>DD</sub> =4.5 to 5.5V  |      | 0.1 <sup>4)</sup> |                  | %    |  |
| ACOPLL               | XO FLL Accuracy                                   | $f_{RC} = 1MHz@T_A=-40 \text{ to } +85^{\circ}C,V_{DD}=5V$                |      | 0.1 <sup>4)</sup> |                  | %    |  |
| t <sub>w(JIT)</sub>  | PLL jitter period 6)                              | f <sub>RC</sub> = 1MHz                                                    |      | 120               |                  | μs   |  |
| JIT <sub>PLL</sub>   | PLL jitter (∆f <sub>CPU</sub> /f <sub>CPU</sub> ) |                                                                           |      | 1 <sup>7)</sup>   |                  | %    |  |
| I <sub>DD(PLL)</sub> | PLL current consumption                           | T <sub>A</sub> =25°C                                                      |      | 600 <sup>3)</sup> |                  | μA   |  |

#### Notes:

5/

1. If the RC oscillator clock is selected, to improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the  $V_{DD}$  and  $V_{SS}$  pins as close as possible to the ST7 device.

2. See "INTERNAL RC OSCILLATOR ADJUSTMENT" on page 23

3. Data based on characterization results, not tested in production

4. Averaged over a 4ms period. After the LOCKED bit is set, a period of t<sub>STAB</sub> is required to reach ACC<sub>PLL</sub> accuracy.

- 5. After the LOCKED bit is set  $ACC_{PLL}$  is max. 10% until  $t_{STAB}$  has elapsed. See Figure 13 on page 24.
- 6. This period is the phase servo loop period. During this period, the frequency remains unchanged.

7. Guaranteed by design.

# **13.6 MEMORY CHARACTERISTICS**

 $T_A = -40^{\circ}C$  to 125°C, unless otherwise specified

## 13.6.1 RAM and Hardware Registers

| Symbol          | Parameter                         | Conditions           | Min | Тур | Max | Unit |
|-----------------|-----------------------------------|----------------------|-----|-----|-----|------|
| V <sub>RM</sub> | Data retention mode <sup>1)</sup> | HALT mode (or RESET) | 1.6 |     |     | V    |

#### 13.6.2 FLASH Program Memory

| Symbol            | Parameter                                     | Conditions                                                                   | Min | Тур  | Max  | Unit   |
|-------------------|-----------------------------------------------|------------------------------------------------------------------------------|-----|------|------|--------|
| V <sub>DD</sub>   | Operating voltage for Flash write/erase       | Refer to operating range of $V_{DD}$ with $T_{A}$ section 13.3.1 on page 112 | 2.7 |      | 5.5  | v      |
| +                 | Programming time for 1~32 bytes <sup>2)</sup> | T <sub>A</sub> =-40 to +125°C                                                |     | 5    | 10   | ms     |
| <sup>L</sup> prog | Programming time for 1.5 kBytes               | T <sub>A</sub> =+25°C                                                        |     | 0.24 | 0.48 | S      |
| t <sub>RET</sub>  | Data retention <sup>4)</sup>                  | T <sub>A</sub> =+55°C <sup>3)</sup>                                          | 20  |      |      | years  |
| N <sub>RW</sub>   | Write erase cycles                            | T <sub>A</sub> =+25°C                                                        | 10K |      |      | cycles |
| I <sub>DD</sub>   | Supply current <sup>6)</sup>                  | Read / Write / Erase modes $f_{CPU} = 8MHz$ , $V_{DD} = 5.5V$                |     |      | 2.6  | mA     |
|                   |                                               | No Read/No Write Mode                                                        |     |      | 100  | μA     |
|                   |                                               | Power down mode / HALT                                                       |     | 0    | 0.1  | μA     |

#### 13.6.3 EEPROM Data Memory

| Symbol            | Parameter                                | Conditions                                                                     | Min  | Тур | Max | Unit   |
|-------------------|------------------------------------------|--------------------------------------------------------------------------------|------|-----|-----|--------|
| V <sub>DD</sub>   | Operating voltage for EEPROM write/erase | Refer to operating range of $V_{DD}$ with $T_{A}$ , section 13.3.1 on page 112 | 2.7  |     | 5.5 | V      |
| t <sub>prog</sub> | Programming time for 1~32 bytes          | T <sub>A</sub> =-40 to +125°C                                                  |      | 5   | 10  | ms     |
| t <sub>ret</sub>  | Data retention 4)                        | T <sub>A</sub> =+55°C <sup>3)</sup>                                            | 20   |     |     | years  |
| N <sub>RW</sub>   | Write erase cycles                       | T <sub>A</sub> =+25°C                                                          | 300K |     |     | cycles |

#### Notes:

1. Minimum  $V_{DD}$  supply voltage without losing data stored in RAM (in HALT mode or under RESET) or in hardware registers (only in HALT mode). Guaranteed by construction, not tested in production.

2. Up to 32 bytes can be programmed at a time.

**3.** The data retention time increases when the  $T_A$  decreases.

- 4. Data based on reliability test results and monitored in production.
- 5. Data based on characterization results, not tested in production.

6. Guaranteed by Design. Not tested in production.



# COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)



#### Figure 108. SPI Slave Timing Diagram with CPHA=1<sup>1)</sup>

## Figure 109. SPI Master Timing Diagram <sup>1)</sup>



#### Notes:

1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.

## ADC CHARACTERISTICS (Cont'd)

#### Figure 112. ADC Accuracy Characteristics with amplifier enabled



#### Note:

57

**1.** When the AMPSEL bit in the ADCDRL register is set, it is mandatory that  $f_{ADC}$  be less than or equal to 2 MHz. (if  $f_{CPU}=8MHz$ . then SPEED=0, SLOW=1).



## **13.12 ANALOG COMPARATOR CHARACTERISTICS**

| Symbol               | Parameter                                          | Conditions | Min | <b>Typ</b> <sup>1)</sup> | Max       | Unit |
|----------------------|----------------------------------------------------|------------|-----|--------------------------|-----------|------|
| V <sub>DDA</sub>     | Supply range                                       |            | 4.5 |                          | 5.5       | V    |
| V <sub>IN</sub>      | Comparator input voltage range                     |            | 0   |                          | $V_{DDA}$ | V    |
| Temp                 | Temperature range                                  |            | -40 |                          | 125       | °C   |
| Voffset              | Comparator offset error                            |            |     | 20                       |           | mV   |
|                      | Analog Comparator Consumption                      |            |     | 120                      |           | μA   |
| I <sub>DD(CMP)</sub> | Analog Comparator Consumption<br>during power-down |            |     | 200                      |           | pА   |
| t <sub>propag</sub>  | Comparator propagation delay                       |            |     | 40                       |           | ns   |
| t <sub>startup</sub> | Startup filter duration                            |            |     | 500 <sup>2)</sup>        |           | ns   |
| t <sub>stab</sub>    | Stabilisation time                                 |            |     | 500                      |           | ns   |

## **13.13 PROGRAMMABLE INTERNAL VOLTAGE REFERENCE CHARACTERISTICS**

| Symbol                   | Parameter                                                      | Conditions | Min | Typ <sup>1)</sup> | Max | Unit |
|--------------------------|----------------------------------------------------------------|------------|-----|-------------------|-----|------|
| V <sub>DDA</sub>         | Supply range                                                   |            | 4   | 5                 | 5.5 | V    |
| Temp                     | Temperature range                                              |            | -40 | 27                | 125 | °C   |
| I <sub>DD(VOLTREF)</sub> | Internal Voltage<br>Reference Consumption                      |            |     | 50                |     | μA   |
|                          | Internal Voltage<br>Reference Consumption<br>during power-down |            |     | 200               |     | pА   |
| t <sub>startup</sub>     | Startup duration                                               |            |     | 1 <sup>2)</sup>   |     | μs   |

#### 13.14 CURRENT BIAS CHARACTERISTICS (for Comparator and Internal Voltage Reference)

| Symbol               | Parameter                              | Conditions | Min | <b>Typ</b> <sup>1)</sup> | Max | Unit |
|----------------------|----------------------------------------|------------|-----|--------------------------|-----|------|
| V <sub>DDA</sub>     | Supply range                           |            | 4.5 | 5                        | 5.5 | V    |
| Temp                 | Temperature range                      |            | -40 | 27                       | 125 | °C   |
| IDD (Bias)           | Bias Consumption in run mode           |            |     | 50                       |     | μA   |
|                      | Bias Consumption during power-<br>down |            |     | 36                       |     | pА   |
| t <sub>startup</sub> | Startup time                           |            |     | 1 <sup>2)</sup>          |     | μs   |

#### Notes:

<u>(</u>ح)

1. Unless otherwise specified, typical data are based on  $T_A=25^{\circ}C$  and  $V_{DD}-V_{SS}=5V$ . They are given only as design guide-lines and are not tested.

**2.** Since startup time for internal voltage reference and bias is 1  $\mu$ s, comparator correct output should not be expected before 1  $\mu$ s during startup.