

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | M8C                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 24MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI                                                       |
| Peripherals                | LVD, POR, PWM, WDT                                                          |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 8KB (8K x 8)                                                                |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 1x10b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 16-UFQFN                                                                    |
| Supplier Device Package    | 16-QFN (3x3)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c24093-24lkxi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Packaging Information        | 46 |
|------------------------------|----|
| Thermal Impedances           | 49 |
| Capacitance on Crystal Pins  | 49 |
| Solder Reflow Specifications | 49 |
| Development Tool Selection   | 50 |
| Software                     | 50 |
| Development Kits             | 50 |
| Evaluation Tools             | 50 |
| Device Programmers           | 50 |
| Ordering Information         | 51 |
| Ordering Code Definitions    | 51 |
| Acronyms                     | 52 |
| Document Conventions         | 53 |
| Units of Measure             | 53 |
| Reference Documents          | 53 |
| Numeric Naming               | 53 |
| Glossary                     | 54 |

# 

| 010021000/200/000 Quaimoution Otatao    |    |
|-----------------------------------------|----|
| CY8C24093/293/393/693 Errata Summary    | 55 |
| Appendix B: Silicon Errata              |    |
| for the PSoC® CY8C24193/493 Families    | 60 |
| CY8C24193/493 Qualification Status      | 60 |
| CY8C24193/493 Errata Summary            | 60 |
| Document History Page                   | 64 |
| Sales, Solutions, and Legal Information | 65 |
| Worldwide Sales and Design Support      | 65 |
| Products                                | 65 |
| PSoC®Solutions                          | 65 |
| Cypress Developer Community             | 65 |
| Technical Support                       | 65 |
|                                         |    |



## **Development Tools**

PSoC Designer<sup>™</sup> is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- Hardware and software I<sup>2</sup>C slaves and masters
- □ Full-speed USB 2.0
- □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

### **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation.



## Designing with PSoC Designer

The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is:

- 10.Select user modules.
- 11.Configure user modules.
- 12.Organize and connect.
- 13.Generate, verify, and debug.

#### Select User Modules

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules". User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each eight bits of resolution. Using these parameters, you can establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design.

#### **Organize and Connect**

Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

#### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed.

A complete code development environment lets you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full-speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals.



### 32-pin QFN (28 GPIOs) [6]

### Table 3. Pin Definitions – CY8C24193<sup>[7]</sup>

| Pin | Ту      | ре     | Namo            | Description                                                                |
|-----|---------|--------|-----------------|----------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                |
| 1   | IOH     | I      | P0[1]           |                                                                            |
| 2   | I/O     | I      | P2[7]           |                                                                            |
| 3   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                      |
| 4   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                        |
| 5   | I/O     | I      | P2[1]           |                                                                            |
| 6   | I/O     | I      | P3[3]           |                                                                            |
| 7   | I/O     | I      | P3[1]           |                                                                            |
| 8   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                               |
| 9   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                             |
| 10  | IOHR    | I      | P1[3]           | SPI CLK.                                                                   |
| 11  | IOHR    | I      | P1[1]           | ISSP CLK <sup>[8]</sup> , I <sup>2</sup> C SCL, SPI MOSI.                  |
| 12  | Po      | wer    | V <sub>SS</sub> | Ground connection.                                                         |
| 13  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[8]</sup> , I <sup>2</sup> C SDA,<br>SPI CLK <sup>[9]</sup> |
| 14  | IOHR    | I      | P1[2]           |                                                                            |
| 15  | IOHR    | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                  |
| 16  | IOHR    | I      | P1[6]           |                                                                            |
| 17  | In      | out    | XRES            | Active high external reset with<br>internal pull-down                      |
| 18  | I/O     | I      | P3[0]           |                                                                            |
| 19  | I/O     | I      | P3[2]           |                                                                            |
| 20  | I/O     | I      | P2[0]           |                                                                            |
| 21  | I/O     | I      | P2[2]           |                                                                            |
| 22  | I/O     | I      | P2[4]           |                                                                            |
| 23  | I/O     | I      | P2[6]           |                                                                            |
| 24  | IOH     | I      | P0[0]           |                                                                            |
| 25  | IOH     | I      | P0[2]           |                                                                            |
| 26  | IOH     | I      | P0[4]           |                                                                            |
| 27  | IOH     | I      | P0[6]           |                                                                            |
| 28  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                             |
| 29  | IOH     | I      | P0[7]           |                                                                            |
| 30  | IOH     | I      | P0[5]           |                                                                            |
| 31  | IOH     | I      | P0[3]           |                                                                            |
| 32  | Po      | wer    | V <sub>SS</sub> | Ground connection                                                          |
| CP  | Po      | wer    | $V_{SS}$        | Center pad must be connected to ground                                     |

### Figure 3. CY8C24193



**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

### Notes

6. 28 GPIOs.

The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.

8. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues.

9. Alternate SPI clock.



### 32-pin QFN (28 GPIOs) [10]

### Table 4. Pin Definitions – CY8C24293 <sup>[11]</sup>

| Pin<br>No. | Digital | Analog | Name            | Description                                                               |
|------------|---------|--------|-----------------|---------------------------------------------------------------------------|
| 1          | IOH     | I      | P0[1]           |                                                                           |
| 2          | I/O     | 1      | P2[5]           | Crystal output (XOut)                                                     |
| 3          | I/O     | I      | P2[3]           | Crystal input (XIn)                                                       |
| 4          | I/O     | I      | P2[1]           |                                                                           |
| 5          | I/O     | I      | P4[3]           |                                                                           |
| 6          | I/O     | l      | P3[3]           |                                                                           |
| 7          | I/O     | I      | P3[1]           |                                                                           |
| 8          | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                              |
| 9          | IOHR    | 1      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                            |
| 10         | IOHR    | I      | P1[3]           | SPI CLK.                                                                  |
| 11         | IOHR    | I      | P1[1]           | ISSP CLK <sup>[12]</sup> , I <sup>2</sup> C SCL, SPI MOSI.                |
| 12         | Power   |        | V <sub>SS</sub> | Ground connection                                                         |
| 13         | IOHR    | I      | P1[0]           | ISSP DATA <sup>[12]</sup> , I <sup>2</sup> C SDA, SPI CLK <sup>[13]</sup> |
| 14         | IOHR    | I      | P1[2]           |                                                                           |
| 15         | IOHR    | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                 |
| 16         | IOHR    | I      | P1[6]           |                                                                           |
| 17         | Input   |        | XRES            | Active high external reset with<br>internal pull-down                     |
| 18         | I/O     | l      | P3[0]           |                                                                           |
| 19         | I/O     | I      | P3[2]           |                                                                           |
| 20         | I/O     | I      | P4[0]           |                                                                           |
| 21         | I/O     | 1      | P4[2]           |                                                                           |
| 22         | I/O     | I      | P2[0]           |                                                                           |
| 23         | I/O     | I      | P2[2]           |                                                                           |
| 24         | I/O     | I      | P2[4]           |                                                                           |
| 25         | IOH     | I      | P0[0]           |                                                                           |
| 26         | IOH     | I      | P0[2]           |                                                                           |
| 27         | IOH     | l      | P0[4]           |                                                                           |
| 28         | IOH     | I      | P0[6]           |                                                                           |
| 29         | Power   |        | V <sub>DD</sub> |                                                                           |
| 30         | IOH     | I      | P0[7]           |                                                                           |
| 31         | IOH     | I      | P0[3]           |                                                                           |
| 32         | Power   | •      | V <sub>SS</sub> | Ground connection                                                         |
| CP         | Power   |        | V <sub>SS</sub> | Center pad must be connected to ground                                    |

### Figure 4. CY8C24293 Device



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

Notes 10.28 GPIOs.

 The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.
 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. 13. Alternate SPI clock.



## **Electrical Specifications (CY8C24193/493)**

This section presents the DC and AC electrical specifications of the CY8C24193/493 PSoC devices. For the latest electrical specifications, confirm that you have the most recent datasheet by visiting the web at http://www.cypress.com/psoc.



### Figure 8. Voltage versus CPU Frequency

### Absolute Maximum Ratings (CY8C24193/493)

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

#### Table 8. Absolute Maximum Ratings

| Symbol           | Description                         | Conditions                                                                                                                                                                          | Min            | Тур | Max            | Units |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|----------------|-------|
| T <sub>STG</sub> | Storage temperature                 | Higher storage temperatures reduce data retention time. Recommended Storage Temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 85 °C degrades reliability. | -55            | +25 | +125           | °C    |
| V <sub>DD</sub>  | Supply voltage relative to $V_{SS}$ | -                                                                                                                                                                                   | -0.5           | -   | +6.0           | V     |
| V <sub>IO</sub>  | DC input voltage                    | -                                                                                                                                                                                   | $V_{SS} - 0.5$ | -   | $V_{DD} + 0.5$ | V     |
| V <sub>IOZ</sub> | DC voltage applied to tristate      | -                                                                                                                                                                                   | $V_{SS} - 0.5$ | -   | $V_{DD} + 0.5$ | V     |
| I <sub>MIO</sub> | Maximum current into any port pin   | -                                                                                                                                                                                   | -25            | -   | +50            | mA    |
| ESD              | Electro static discharge voltage    | Human body model ESD                                                                                                                                                                | 2000           | -   | -              | V     |
| LU               | Latch up current                    | In accordance with JESD78 standard                                                                                                                                                  | -              | -   | 200            | mA    |

### **Operating Temperature (CY8C24193/493)**

### Table 9. Operating Temperature

| Symbol         | Description                  | Conditions                                                                                                                                                                                       | Min | Тур | Max  | Units |
|----------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| T <sub>A</sub> | Ambient temperature          | -                                                                                                                                                                                                | -40 | -   | +85  | °C    |
| Т <sub>С</sub> | Commercial temperature range | -                                                                                                                                                                                                | 0   |     | 70   | °C    |
| Τ <sub>J</sub> | Operational die temperature  | The temperature rise from ambient to junction<br>is package specific. See the Thermal<br>Impedances on page 49. The user must limit<br>the power consumption to comply with this<br>requirement. | -40 | -   | +100 | °C    |



## Table 13. 1.71 V to 2.4 V DC GPIO Specifications

| Symbol           | Description                                                                       | Conditions                                                                                                                                                                                | Min                    | Тур  | Max                  | Units |
|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|----------------------|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                                  | -                                                                                                                                                                                         | 4                      | 5.60 | 8                    | kΩ    |
| V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 pins                                           | $I_{OH}$ = 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                        | V <sub>DD</sub> – 0.20 | -    | -                    | V     |
| V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os                                                                                                                     | V <sub>DD</sub> – 0.50 | -    | -                    | V     |
| V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                       | V <sub>DD</sub> – 0.20 | -    | -                    | V     |
| V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                                    | V <sub>DD</sub> – 0.50 | -    | -                    | V     |
| V <sub>OL</sub>  | Low output voltage                                                                | I <sub>OL</sub> = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | -    | 0.40                 | V     |
| V <sub>IL</sub>  | Input low voltage                                                                 | -                                                                                                                                                                                         | -                      | -    | $0.30 \times V_{DD}$ | V     |
| V <sub>IH</sub>  | Input high voltage                                                                | -                                                                                                                                                                                         | $0.65 \times V_{DD}$   | -    | -                    | V     |
| V <sub>H</sub>   | Input hysteresis voltage                                                          | -                                                                                                                                                                                         | -                      | 80   | -                    | mV    |
| IIL              | Input leakage (absolute value)                                                    | -                                                                                                                                                                                         | _                      | 1    | 1000                 | nA    |
| C <sub>PIN</sub> | Capacitive load on pins                                                           | Package and pin dependent<br>temp = 25 °C                                                                                                                                                 | 0.50                   | 1.70 | 7                    | pF    |

### Table 14. GPIO Current Sink and Source Specifications

| Supply<br>Voltage | Mode   | Port 1 per I/O (max) | Port 2/3/4 per<br>I/O (max) | Total Current Even<br>Pins (max) | Total Current Odd<br>Pins (max) | Units |
|-------------------|--------|----------------------|-----------------------------|----------------------------------|---------------------------------|-------|
| 1.71 – 2.4        | Sink   | 5                    | 5                           | 20                               | 30                              | mA    |
|                   | Source | 2                    | 0.5                         | 10 <sup>[31]</sup>               |                                 | mA    |
| 2.4 – 3.0         | Sink   | 10                   | 10                          | 30                               | 30                              | mA    |
|                   | Source | 2                    | 0.2                         | 10                               | 10 <sup>[31]</sup>              |       |
| 3.0 – 5.0         | Sink   | 25                   | 25                          | 60                               | 60                              | mA    |
|                   | Source | 5                    | 1                           | 20 <sup>[31]</sup>               |                                 | mA    |



### AC General Purpose I/O Specifications (CY8C24193/493)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. **Table 26. AC GPIO Specifications** 

| Symbol               | Description                                                       | Conditions                                                   | Min | Тур | Max                                               | Units |
|----------------------|-------------------------------------------------------------------|--------------------------------------------------------------|-----|-----|---------------------------------------------------|-------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                          | Normal strong mode Port 0, 1                                 | 0   | -   | 6 MHz for<br>1.71 V <v<sub>DD &lt; 2.40 V</v<sub> | MHz   |
|                      |                                                                   |                                                              | 0   | -   | 12 MHz for<br>2.40 V < V <sub>DD</sub> < 5.50 V   | MHz   |
| t <sub>RISE23</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 2 or 3             | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                   | 15  | -   | 80                                                | ns    |
| t <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 2 or 3 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                  | 15  | -   | 80                                                | ns    |
| t <sub>RISE01</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 0 or 1             | $V_{DD}$ = 3.0 to 3.6 V, 10% to 90% LDO enabled or disabled  | 10  | -   | 50                                                | ns    |
| t <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 0 or 1 | $V_{DD}$ = 1.71 to 3.0 V, 10% to 90% LDO enabled or disabled | 10  | -   | 80                                                | ns    |
| t <sub>FALL</sub>    | Fall time, strong mode, Cload = 50 pF<br>all ports                | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                   | 10  | -   | 50                                                | ns    |
| t <sub>FALLL</sub>   | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports    | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                  | 10  | -   | 70                                                | ns    |

#### Figure 9. GPIO Timing Diagram



### AC Comparator Specifications (CY8C24193/493)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 27. AC Low Power Comparator Specifications

| Symbol           | Description                               | Conditions                                       | Min | Тур | Max | Units |
|------------------|-------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| t <sub>LPC</sub> | Comparator response time, 50 mV overdrive | 50 mV overdrive does not include offset voltage. | -   | -   | 100 | ns    |

### AC External Clock Specifications (CY8C24193/493)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

#### Table 28. AC External Clock Specifications

| Symbol              | Description                                  | Conditions | Min   | Тур | Max   | Units |
|---------------------|----------------------------------------------|------------|-------|-----|-------|-------|
| F <sub>OSCEXT</sub> | Frequency (external oscillator<br>frequency) | -          | 0.75  | _   | 25.20 | MHz   |
|                     | High period                                  | -          | 20.60 | -   | 5300  | ns    |
|                     | Low period                                   | -          | 20.60 | -   | -     | ns    |
|                     | Power-up IMO to switch                       | -          | 150   | 1   | _     | μS    |



### AC Programming Specifications (CY8C24193/493)



The following table lists the guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 29. AC Programming Specifications

| Symbol               | Description                                                                               | Conditions                                                  | Min   | Тур | Max   | Units |
|----------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-----|-------|-------|
| t <sub>RSCLK</sub>   | Rise time of SCLK                                                                         | -                                                           | 1     | -   | 20    | ns    |
| t <sub>FSCLK</sub>   | Fall time of SCLK                                                                         | -                                                           | 1     | -   | 20    | ns    |
| t <sub>SSCLK</sub>   | Data setup time to falling edge of SCLK                                                   | -                                                           | 40    | -   | -     | ns    |
| t <sub>HSCLK</sub>   | Data hold time from falling edge of SCLK                                                  | -                                                           | 40    | -   | -     | ns    |
| F <sub>SCLK</sub>    | Frequency of SCLK                                                                         | -                                                           | 0     | -   | 8     | MHz   |
| t <sub>ERASEB</sub>  | Flash erase time (block)                                                                  | -                                                           | -     | -   | 18    | ms    |
| t <sub>WRITE</sub>   | Flash block write time                                                                    | -                                                           | -     | -   | 25    | ms    |
| t <sub>DSCLK</sub>   | Data out delay from falling edge of SCLK                                                  | 3.6 < V <sub>DD</sub>                                       | -     | -   | 60    | ns    |
| t <sub>DSCLK3</sub>  | Data out delay from falling edge of SCLK                                                  | $3.0 \le V_{DD} \le 3.6$                                    | -     | -   | 85    | ns    |
| t <sub>DSCLK2</sub>  | Data out delay from falling edge of SCLK                                                  | $1.71 \leq V_{DD} \leq 3.0$                                 | -     | -   | 130   | ns    |
| t <sub>XRST3</sub>   | External reset pulse width after power-up                                                 | Required to enter programming mode when coming out of sleep | 300   | _   | _     | μs    |
| t <sub>XRES</sub>    | XRES pulse length                                                                         | -                                                           | 300   | -   | -     | μS    |
| t <sub>VDDWAIT</sub> | V <sub>DD</sub> stable to wait-and-poll hold off                                          | -                                                           | 0.1   | -   | 1     | ms    |
| t <sub>VDDXRES</sub> | V <sub>DD</sub> stable to XRES assertion delay                                            | -                                                           | 14.27 | -   | -     | ms    |
| t <sub>POLL</sub>    | SDAT high pulse time                                                                      | -                                                           | 0.01  | -   | 200   | ms    |
| t <sub>ACQ</sub>     | "Key window" time after a V <sub>DD</sub> ramp<br>acquire event, based on 256 ILO clocks. | -                                                           | 3.20  | -   | 19.60 | ms    |
| t <sub>XRESINI</sub> | "Key window" time after an XRES event,<br>based on 8 ILO clocks                           | -                                                           | 98    | -   | 615   | μs    |



### Table 31. SPI Master AC Specifications

| Symbol               | Description             | Conditions              | Min | Тур | Max | Units |
|----------------------|-------------------------|-------------------------|-----|-----|-----|-------|
| F <sub>SCLK</sub>    | SCLK clock frequency    | $V_{DD} \ge 2.4 V$      | -   | -   | 6   | MHz   |
|                      |                         | V <sub>DD</sub> < 2.4 V | -   | -   | 3   | MHZ   |
| DC                   | SCLK duty cycle         | -                       | -   | 50  | -   | %     |
| t <sub>SETUP</sub>   | MISO to SCLK setup time | $V_{DD} \ge 2.4 V$      | 60  | -   | -   | ns    |
|                      |                         | V <sub>DD</sub> < 2.4 V | 100 | -   | -   | ns    |
| t <sub>HOLD</sub>    | SCLK to MISO hold time  | -                       | 40  | -   | -   | ns    |
| t <sub>OUT_VAL</sub> | SCLK to MOSI valid time | _                       | 1   | 1   | 40  | ns    |
| t <sub>OUT_H</sub>   | MOSI high time          | -                       | 40  | _   | _   | ns    |

Figure 12. SPI Master Mode 0 and 2



Figure 13. SPI Master Mode 1 and 3





### DC Chip-Level Specifications (CY8C24093/293/393/693)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

#### Table 35. DC Chip-Level Specifications

| Symbol                                     | Description                                   | Conditions                                                                                                 | Min  | Тур  | Max  | Units |
|--------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>DD</sub> <sup>[43, 44, 45]</sup>    | Supply voltage                                | No USB activity. Refer the table DC POR<br>and LVD Specifications<br>(CY8C24093/293/393/693) on page 37    | 1.71 | _    | 5.50 | V     |
| V <sub>DDUSB</sub> <sup>[43, 44, 45]</sup> | Operating voltage                             | USB activity, USB regulator enabled                                                                        | 4.35 | -    | 5.25 | V     |
|                                            |                                               | USB activity, USB regulator bypassed                                                                       | 3.15 | 3.3  | 3.60 | V     |
| I <sub>DD24</sub>                          | Supply current, IMO = 24 MHz                  | Conditions are V <sub>DD</sub> $\leq$ 3.0 V, T <sub>A</sub> = 25 °C, CPU = 24 MHz. No I/O sourcing current | -    | -    | 4.00 | mA    |
| I <sub>DD12</sub>                          | Supply current, IMO = 12 MHz                  | Conditions are V <sub>DD</sub> $\leq$ 3.0 V, T <sub>A</sub> = 25 °C, CPU = 12 MHz. No I/O sourcing current | _    | -    | 2.60 | mA    |
| I <sub>DD6</sub>                           | Supply current, IMO = 6 MHz                   | Conditions are $V_{DD} \le 3.0$ V, $T_A = 25$ °C, CPU = 6 MHz. No I/O sourcing current                     | -    | -    | 1.80 | mA    |
| I <sub>SB0</sub>                           | Deep sleep current                            | $V_{DD} \leq 3.0$ V, $T_A$ = 25 °C, I/O regulator turned off                                               | -    | 0.10 | 1.05 | μA    |
| I <sub>SB1</sub>                           | Standby current with POR, LVD and sleep timer | $V_{DD} \leq 3.0$ V, $T_A$ = 25 °C, I/O regulator turned off                                               | _    | 1.07 | 1.50 | μA    |
| I <sub>SBI2C</sub>                         | Standby current with I <sup>2</sup> C enabled | Conditions are $V_{DD}$ = 3.3 V, T <sub>A</sub> = 25 °C<br>and CPU = 24 MHz                                | _    | 1.64 | _    | μÂ    |

Notes

43. When V<sub>DD</sub> remains in the range from 1.71 V to 1.9 V for more than 50 µs, the slew rate when moving from the 1.71 V to 1.9 V range to greater than 2 V must be slower than 1 V/500 µs to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR<sub>POWER\_UP</sub> parameter.
 44. If powering down in standby sleep mode, to properly detect and recover from a V<sub>DD</sub> brown out condition any of the following actions must be taken:

- a.Bring the device out of sleep before powering down.
- b.Assure that  $V_{DD}$  falls below 100 mV before powering back up.
- c.Set the No Buzz bit in the OSC\_CR0 register to keep the voltage monitoring circuit powered during sleep.

d.Increase the buzz rate to assure that the falling edge of V<sub>DD</sub> is captured. The rate is configured through the PSSDC bits in the SLP\_CFG register. For the referenced registers, refer to the CY8C24x93 *Technical Reference Manual*. In deep sleep mode, additional low power voltage monitoring circuitry allows V<sub>DD</sub> brown out conditions to be detected for edge rates slower than 1V/ms.
 45. For USB mode, the V<sub>DD</sub> supply for bus-powered application should be limited to 4.35 V–5.35 V. For self-powered application, V<sub>DD</sub> should be 3.15 V–3.45 V.



## Table 37. 2.4 V to 3.0 V DC GPIO Specifications

| Symbol                | Description                                                                       | Conditions                                                                                                                                                                  | Min                    | Тур  | Max  | Units |
|-----------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-------|
| R <sub>PU</sub>       | Pull-up resistor                                                                  | -                                                                                                                                                                           | 4                      | 5.60 | 8    | kΩ    |
| V <sub>OH1</sub>      | High output voltage<br>Port 2 or 3 or 4 pins                                      | I <sub>OH</sub> < 10 μA, maximum of 10 mA source<br>current in all I/Os                                                                                                     | V <sub>DD</sub> – 0.20 | _    | -    | V     |
| V <sub>OH2</sub>      | High output voltage<br>Port 2 or 3 or 4 pins                                      | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA source current in all I/Os                                                                                                       | V <sub>DD</sub> – 0.40 | _    | -    | V     |
| V <sub>OH3</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | $I_{OH}$ < 10 $\mu A,$ maximum of 10 mA source current in all I/Os                                                                                                          | V <sub>DD</sub> – 0.20 | -    | _    | V     |
| V <sub>OH4</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                      | V <sub>DD</sub> – 0.50 | -    | _    | V     |
| V <sub>OH5A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out                 | $I_{OH}$ < 10 $\mu$ A, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                 | 1.50                   | 1.80 | 2.10 | V     |
| V <sub>OH6A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out                 | $I_{OH}$ = 1 mA, $V_{DD}$ > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                              | 1.20                   | Ι    | Ι    | V     |
| V <sub>OL</sub>       | Low output voltage                                                                | IOL = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink current on<br>odd port pins (for example, P0[3] and P1[5]) | _                      | -    | 0.75 | V     |
| V <sub>IL</sub>       | Input low voltage                                                                 | -                                                                                                                                                                           | -                      | -    | 0.72 | V     |
| V <sub>IH</sub>       | Input high voltage                                                                | -                                                                                                                                                                           | 1.40                   | Ι    |      | V     |
| V <sub>H</sub>        | Input hysteresis voltage                                                          | -                                                                                                                                                                           | -                      | 80   | -    | mV    |
| IIL                   | Input leakage (absolute value)                                                    | -                                                                                                                                                                           | -                      | 1    | 1000 | nA    |
| C <sub>PIN</sub>      | Capacitive load on pins                                                           | Package and pin dependent<br>Temp = 25 °C                                                                                                                                   | 0.50                   | 1.70 | 7    | pF    |
| V <sub>ILLVT2.5</sub> | Input Low Voltage with low threshold<br>enable set, Enable for Port1              | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input                                                                                                          | 0.7                    | V    | -    |       |
| V <sub>IHLVT2.5</sub> | Input High Voltage with low threshold<br>enable set, Enable for Port1             | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input                                                                                                          | 1.2                    |      | -    | V     |

### Table 38. 1.71 V to 2.4 V DC GPIO Specifications

| Symbol           | Description                                                                       | Conditions                                                                                                                                                                         | Min                    | Тур  | Max  | Units |
|------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                                  | -                                                                                                                                                                                  | 4                      | 5.60 | 8    | kΩ    |
| V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 or 4 pins                                      | $I_{OH}$ = 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                 | V <sub>DD</sub> – 0.20 | -    | -    | V     |
| V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 or 4 pins                                      | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os                                                                                                              | V <sub>DD</sub> – 0.50 | -    | -    | V     |
| V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                | V <sub>DD</sub> – 0.20 | _    | -    | V     |
| V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                             | V <sub>DD</sub> – 0.50 | -    | -    | V     |
| V <sub>OL</sub>  | Low output voltage                                                                | $I_{OL}$ = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | -    | 0.40 | V     |



### Comparator User Module Electrical Specifications (CY8C24093/293/393/693)

The following table lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range: –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 1.71 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V.

Table 42. Comparator User Module Electrical Specifications

| Symbol            | Description              | Conditions                           | Min | Тур | Max | Units |
|-------------------|--------------------------|--------------------------------------|-----|-----|-----|-------|
| t <sub>COMP</sub> | Comparator response time | 50 mV overdrive                      | -   | 70  | 100 | ns    |
| Offset            |                          | Valid from 0.2 V to $V_{DD} - 0.2 V$ | -   | 2.5 | 30  | mV    |
| Current           |                          | Average DC current, 50 mV overdrive  | -   | 20  | 80  | μA    |
| DODD              | Supply voltage > 2 V     | Power supply rejection ratio         | -   | 80  | -   | dB    |
| FUNK              | Supply voltage < 2 V     | Power supply rejection ratio         | -   | 40  | -   | dB    |
| Input range       |                          | -                                    | 0   |     | 1.5 | V     |

### ADC Electrical Specifications (CY8C24093/293/393/693)

### Table 43. ADC User Module Electrical Specifications

| Symbol              | Description                  | Conditions                                                                                     | Min                       | Тур                       | Max                       | Units |
|---------------------|------------------------------|------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
| Input               |                              | - <b>-</b>                                                                                     |                           |                           |                           |       |
| V <sub>IN</sub>     | Input voltage range          | _                                                                                              | 0                         | -                         | VREFADC                   | V     |
| C <sub>IIN</sub>    | Input capacitance            | _                                                                                              | -                         | -                         | 5                         | pF    |
| R <sub>IN</sub>     | Input resistance             | Equivalent switched cap input resistance for 8-, 9-, or 10-bit resolution                      | 1/(500fF ×<br>data clock) | 1/(400fF ×<br>data clock) | 1/(300fF ×<br>data clock) | Ω     |
| Reference           |                              |                                                                                                |                           |                           |                           |       |
| V <sub>REFADC</sub> | ADC reference voltage        | -                                                                                              | 1.14                      | -                         | 1.26                      | V     |
| Conversion Ra       | ate                          | · ·                                                                                            |                           |                           |                           |       |
| F <sub>CLK</sub>    | Data clock                   | Source is chip's internal main<br>oscillator. See AC Chip-Level<br>Specifications for accuracy | 2.25                      | -                         | 6                         | MHz   |
| S8                  | 8-bit sample rate            | Data clock set to 6 MHz. sample<br>rate = 0.001/ (2 <sup>A</sup> Resolution/Data<br>Clock)     | -                         | 23.43                     | -                         | ksps  |
| S10                 | 10-bit sample rate           | Data clock set to 6 MHz. sample<br>rate = 0.001/ (2 <sup>resolution/data</sup><br>clock)       | -                         | 5.85                      | -                         | ksps  |
| DC Accuracy         |                              | - <b>-</b>                                                                                     |                           |                           |                           |       |
| RES                 | Resolution                   | Can be set to 8-, 9-, or 10-bit                                                                | 8                         | -                         | 10                        | bits  |
| DNL                 | Differential nonlinearity    | -                                                                                              | -1                        | _                         | +2                        | LSB   |
| INL                 | Integral nonlinearity        | -                                                                                              | -2                        | _                         | +2                        | LSB   |
| E <sub>OFFSET</sub> | Offset error                 | 8-bit resolution                                                                               | 0                         | 3.20                      | 19.20                     | LSB   |
|                     |                              | 10-bit resolution                                                                              | 0                         | 12.80                     | 76.80                     | LSB   |
| E <sub>GAIN</sub>   | Gain error                   | For any resolution                                                                             | -5                        | -                         | +5                        | %FSR  |
| Power               |                              | - <b>-</b>                                                                                     |                           |                           |                           |       |
| I <sub>ADC</sub>    | Operating current            | _                                                                                              | -                         | 2.10                      | 2.60                      | mA    |
| PSRR                | Power supply rejection ratio | PSRR (V <sub>DD</sub> > 3.0 V)                                                                 | -                         | 24                        | -                         | dB    |
|                     |                              | PSRR (V <sub>DD</sub> < 3.0 V)                                                                 | -                         | 30                        | -                         | dB    |



### AC GPIO Specifications (CY8C24093/293/393/693)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. **Table 50. AC GPIO Specifications** 

| Symbol               | Description                                                                | Conditions                                                             | Min | Тур | Max                                                                                           | Units |
|----------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----------------------------------------------------------------------------------------------|-------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                                   | Normal strong mode Port 0, 1                                           | 0   | -   | 6 MHz for                                                                                     | MHz   |
|                      |                                                                            |                                                                        | 0   | -   | 1.71 V <v<sub>DD &lt; 2.40 V<br/>12 MHz for<br/>2.40 V &lt; V<sub>DD</sub>&lt; 5.50 V</v<sub> | MHz   |
| t <sub>RISE23</sub>  | Rise time, strong mode, Cload = 50 pF<br>Port 2 or 3 or 4 pins             | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                             | 15  | -   | 80                                                                                            | ns    |
| t <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Port 2 or 3 or 4 pins | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                            | 15  | -   | 80                                                                                            | ns    |
| t <sub>RISE01</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 0 or 1                      | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%<br>LDO enabled or disabled  | 10  | -   | 50                                                                                            | ns    |
| t <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 0 or 1          | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%<br>LDO enabled or disabled | 10  | -   | 80                                                                                            | ns    |
| t <sub>FALL</sub>    | Fall time, strong mode, Cload = 50 pF<br>all ports                         | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                             | 10  | -   | 50                                                                                            | ns    |
| t <sub>FALLL</sub>   | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports             | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                            | 10  | -   | 70                                                                                            | ns    |

### Figure 17. GPIO Timing Diagram





### AC I<sup>2</sup>C Specifications (CY8C24093/293/393/693)

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 56. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol              | Description                                                                                 | Standard Mode |      | Fast Mode           |      | Unito |  |
|---------------------|---------------------------------------------------------------------------------------------|---------------|------|---------------------|------|-------|--|
| Symbol              | Description                                                                                 | Min           | Max  | Min                 | Max  | Units |  |
| f <sub>SCL</sub>    | SCL clock frequency                                                                         | 0             | 100  | 0                   | 400  | kHz   |  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated |               | -    | 0.6                 | -    | μs    |  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 4.7           | -    | 1.3                 | -    | μs    |  |
| t <sub>HIGH</sub>   | HIGH Period of the SCL clock                                                                | 4.0           | -    | 0.6                 | -    | μs    |  |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                   | 4.7           | -    | 0.6                 | -    | μs    |  |
| t <sub>HD;DAT</sub> | Data hold time                                                                              | 0             | 3.45 | 0                   | 0.90 | μs    |  |
| t <sub>SU;DAT</sub> | Data setup time                                                                             | 250           | -    | 100 <sup>[53]</sup> | -    | ns    |  |
| t <sub>SU;STO</sub> | Setup time for STOP condition                                                               | 4.0           | -    | 0.6                 | -    | μs    |  |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 4.7           | -    | 1.3                 | -    | μs    |  |
| t <sub>SP</sub>     | Pulse width of spikes are suppressed by the input filter                                    | -             | -    | 0                   | 50   | ns    |  |





#### Note

53. A Fast-Mode I<sup>2</sup>C-bus device can be used in a standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>max</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



## **Packaging Information**

This section illustrates the packaging specifications for the CY8C24X93 PSoC device, along with the thermal impedances for each package.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>.



Figure 24. 32-pin QFN (5 × 5 × 0.55 mm) LQ32 3.5 × 3.5 E-Pad (Sawn) Package Outline, 001-42168





### Figure 27. 48-pin QFN (7 × 7 × 1.0 mm) LT48A 5.1 × 5.1 E-Pad (SAWN) Package Outline, 001-13191

### **Important Notes**

- For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.
- Pinned vias for thermal conduction are not required for the low power PSoC device.



## **Development Tool Selection**

#### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for over half a decade. PSoC Designer is available free of charge at http://www.cypress.com.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC Programmer is available free of charge at http://www.cypress.com.

### **Development Kits**

All development kits are sold at the Cypress Online Store.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations.

PSoC Designer supports the advance emulation features also. The kit includes:

- PSoC Designer Software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29X66A Family
- Cat-5 Adapter
- Mini-Eval Programming Board
- 110 ~ 240 V Power Supply, Euro-Plug Adapter
- iMAGEcraft C Compiler (Registration Required)
- ISSP Cable
- USB 2.0 Cable and Blue Cat-5 Cable
- 2 CY8C29466A-24PXI 28-PDIP Chip Samples

#### **Evaluation Tools**

All evaluation tools are sold at the Cypress Online Store. For more information on PSoC 1 kits, visit the link http://www.cypress.com/?rID=63754

### **Device Programmers**

All device programmers are purchased from the Cypress Online Store.



### 4. Wakeup from sleep with analog interrupt

### Problem Definition

Device wakes up from sleep when an analog interrupt is trigger

#### Parameters Affected

No datasheet parameters are affected.

#### Trigger Condition(S)

Triggered by enabling analog interrupt during sleep mode when device operating temperature is 50 °C or above

### Scope of Impact

Device unexpectedly wakes up from sleep

#### Workaround

Disable the analog interrupt before entering sleep and turn it back on upon wake-up.

### Fix Status

Will not be fixed

### Changes

None



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Forums | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2013-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other countries intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software is no form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Document Number: 001-86894 Rev. \*C

#### Revised May 6, 2016

Page 65 of 65

PSoC Designer<sup>™</sup> and PSoC Programmer<sup>™</sup> are trademarks and PSoC<sup>®</sup> and CapSense<sup>®</sup> are registered trademarks of Cypress Semiconductor Corporation. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.