



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 32MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                   |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                          |
| Number of I/O              | 51                                                                       |
| Program Memory Size        | 128KB (128K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 2K x 8                                                                   |
| RAM Size                   | 16К х 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                              |
| Data Converters            | A/D 20x12b; D/A 2x12b                                                    |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-LQFP                                                                  |
| Supplier Device Package    | 64-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l100rbt6atr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | Ultra-low-power STM32L100x6/8/B-A block diagram                               | 12 |
|------------|-------------------------------------------------------------------------------|----|
| Figure 2.  | Clock tree                                                                    | 21 |
| Figure 3.  | STM32L100RxxxA LQFP64 pinout.                                                 | 30 |
| Figure 4.  | STM32L100C6xxA UFQFPN48 pinout                                                | 31 |
| Figure 5.  | Memory map                                                                    | 40 |
| Figure 6.  | Pin loading conditions                                                        | 41 |
| Figure 7.  | Pin input voltage                                                             | 41 |
| Figure 8.  | Power supply scheme                                                           | 42 |
| Figure 9.  | Optional LCD power supply scheme                                              | 43 |
| Figure 10. | Current consumption measurement scheme                                        | 43 |
| Figure 11. | High-speed external clock source AC timing diagram                            | 60 |
| Figure 12. | Low-speed external clock source AC timing diagram                             | 61 |
| Figure 13. | HSE oscillator circuit diagram                                                | 63 |
| Figure 14. | Typical application with a 32.768 kHz crystal                                 | 64 |
| Figure 15. | I/O AC characteristics definition                                             | 75 |
| Figure 16. | Recommended NRST pin protection                                               | 76 |
| Figure 17. | I <sup>2</sup> C bus AC waveforms and measurement circuit                     | 78 |
| Figure 18. | SPI timing diagram - slave mode and CPHA = 0                                  | 80 |
| Figure 19. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                   | 80 |
| Figure 20. | SPI timing diagram - master mode <sup>(1)</sup>                               | 81 |
| Figure 21. | USB timings: definition of data signal rise and fall time                     | 82 |
| Figure 22. | ADC accuracy characteristics                                                  | 85 |
| Figure 23. | Typical connection diagram using the ADC                                      | 85 |
| Figure 24. | Maximum dynamic current consumption on V <sub>DDA</sub> supply pin during ADC |    |
|            | conversion                                                                    | 86 |
| Figure 25. | 12-bit buffered /non-buffered DAC                                             | 89 |
| Figure 26. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package outline               | 92 |
| Figure 27. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package recommended footprint | 93 |
| Figure 28. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package top view example      | 94 |
| Figure 29. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package outline                              | 95 |
| Figure 30. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package recommended footprint                | 96 |
| Figure 31. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package top view example                     | 97 |
| Figure 32. | Thermal resistance                                                            | 98 |



# 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32L100x6/8/B-A ultra-low-power ARM<sup>®</sup> Cortex<sup>®</sup>-M3 based microcontrollers product line.

The ultra-low-power STM32L100x6/8/B-A microcontroller family includes devices in 2 different package types: 48 or 64 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

These features make the ultra-low-power STM32L100x6/8/B-A microcontroller family suitable for a wide range of applications:

- Medical and handheld equipment
- Application control and user interface
- PC peripherals, gaming, GPS and sport equipment
- Alarm systems, Wired and wireless sensors, Video intercom
- Utility metering

This STM32L100x6/8/B-A datasheet should be read in conjunction with the STM32L1xxxx reference manual (RM0038). The document "Getting started with STM32L1xxxx hardware development" AN3216 gives a hardware implementation overview.

Both documents are available from the STMicroelectronics website www.st.com.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M3 core please refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the ARM website.

Figure 1 shows the general block diagram of the device family.

- **Caution:** This datasheet does not apply to:
  - STM32L100x6/8/B

covered by a separate datasheet.



# 2 Description

The ultra-low-power STM32L100x6/8/B-A devices incorporate the connectivity power of the universal serial bus (USB) with the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a frequency of 32 MHz (33.3 DMIPS), a memory protection unit (MPU), high-speed embedded memories (Flash memory up to 128 Kbytes and RAM up to 16 Kbytes) and an extensive range of enhanced I/Os and peripherals connected to two APB buses.

All the devices offer a 12-bit ADC, 2 DACs and 2 ultra-low-power comparators, six generalpurpose 16-bit timers and two basic timers, which can be used as time bases.

Moreover, the STM32L100x6/8/B-A devices contain standard and advanced communication interfaces: up to two I<sup>2</sup>Cs and SPIs, three USARTs and a USB.

They also include a real-time clock with sub-second counting and a set of backup registers that remain powered in Standby mode.

Finally, the integrated LCD controller has a built-in LCD voltage generator that allows to drive up to 8 multiplexed LCDs with contrast independent of the supply voltage.

The ultra-low-power STM32L100x6/8/B-A devices operate from a 1.8 to 3.6 V power supply. They are available in the -40 to +85  $^{\circ}$ C temperature range. A comprehensive set of power-saving modes allows the design of low-power applications.







# 2.2 Ultra-low-power device continuum

The ultra-low-power family offers a large choice of cores and features. From a proprietary 8bit core up to the Cortex-M3, including the Cortex-M0+, the STM8Lx and STM32Lx series offer the best range of choices to meet your requirements in terms of ultra-low-power features. The STM32 Ultra-low-power series is an ideal fit for applications like gas/water meters, keyboard/mouse, or wearable devices for fitness and healthcare. Numerous built-in features like LCD drivers, dual-bank memory, low-power Run mode, op-amp, AES-128bit, DAC, crystal-less USB and many others, allow to build highly cost-optimized applications by reducing the BOM.

Note: STMicroelectronics as a reliable and long-term manufacturer ensures as much as possible the pin-to-pin compatibility between any STM8Lx and STM32Lx devices and between any of the STM32Lx and STM32Fx series. Thanks to this unprecedented scalability, your existing applications can be upgraded to respond to the latest market features and efficiency demand.

## 2.2.1 Performance

All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM Cortex-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios.

This allows the ultra-Low-power performance to range from 5 up to 33.3 DMIPs.

# 2.2.2 Shared peripherals

STM8L15xxx and STM32L1xxxx share identical peripherals which ensure a very easy migration from one family to another:

- Analog peripherals: ADC, DAC and comparators
- Digital peripherals: RTC and some communication interfaces

## 2.2.3 Common system strategy

To offer flexibility and optimize performance, the STM8L15xxx and STM32L1xxxx families use a common architecture:

- Common power supply range from 1.8 V to 3.6 V
- Architecture optimized to reach ultra-low consumption both in low-power modes and Run mode
- Fast startup strategy from low-power modes
- Flexible system clock
- Ultra-safe reset: same reset strategy including power-on reset, power-down reset, brownout reset and programmable voltage detector.

## 2.2.4 Features

ST ultra-low-power continuum also lies in feature compatibility:

- More than 10 packages with pin count from 20 to 144 pins and size down to 3 x 3 mm
- Memory density ranging from 4 to 512 Kbytes



# **3** Functional overview

Figure 1 shows the block diagram.





1. AF = alternate function on I/O port pin.

DocID025966 Rev 5



| CPU frequency range                                 | Dynamic voltage scaling range |
|-----------------------------------------------------|-------------------------------|
| 16 MHz to 32 MHz (1ws)<br>32 kHz to 16 MHz (0ws)    | Range 1                       |
| 8 MHz to 16 MHz (1ws)<br>32 kHz to 8 MHz (0ws)      | Range 2                       |
| 2.1 MHz to 4.2 MHz (1ws)<br>32 kHz to 2.1 MHz (0ws) | Range 3                       |

# Table 4. CPU frequency range depending on dynamic voltage scaling



Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Stop mode, it is possible to automatically switch off the internal reference voltage ( $V_{REFINT}$ ) in Stop mode. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for any external reset circuit.

Note: The start-up time at power-on is typically 3.3 ms.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

## 3.3.3 Voltage regulator

The regulator has three operation modes: main (MR), low-power (LPR) and power down.

- MR is used in Run mode (nominal regulation)
- LPR is used in the Low-power run, Low-power sleep and Stop modes
- Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32K osc, RCC\_CSR).

## 3.3.4 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from Flash memory
- Boot from System Memory
- Boot from embedded RAM

The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1 or USART2. See the application note "STM32 microcontroller system memory boot mode" (AN2606) for details.





Figure 2. Clock tree



# 3.7 Memories

The STM32L100x6/8/B-A devices have the following features:

- Up to 16 Kbytes of embedded RAM accessed (read/write) at CPU clock speed with 0 wait states. With the enhanced bus matrix, operating the RAM does not lead to any performance penalty during accesses to the system bus (AHB and APB buses).
- The non-volatile memory is divided into three arrays:
  - 32, 64 or 128 Kbyte of embedded Flash program memory
  - 2 Kbytes of data EEPROM
  - Options bytes

The options bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no readout protection
- Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected
- Level 2: chip readout protection, debug features (Cortex-M3 JTAG and serial wire) and boot in RAM selection disabled (JTAG fuse)

The whole non-volatile memory embeds the error correction code (ECC) feature.

# 3.8 DMA (direct memory access)

The flexible 7-channel, general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose timers and ADC.



| Pi     | ins      |                                  |                         |               |                                                  | Pin function                             | s                                      |
|--------|----------|----------------------------------|-------------------------|---------------|--------------------------------------------------|------------------------------------------|----------------------------------------|
| LQFP64 | UFQFPN48 | Pin name                         | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                      | Additional<br>functions                |
| 1      | 1        | V <sub>LCD</sub>                 | S                       | -             | V <sub>LCD</sub>                                 | -                                        | -                                      |
| 2      | 2        | PC13-WKUP2                       | I/O                     | FT            | PC13                                             | -                                        | RTC_TAMP1/<br>RTC_TS/<br>RTC_OUT/WKUP2 |
| 3      | 3        | PC14-<br>OSC32_IN <sup>(3)</sup> | I/O                     | тс            | PC14                                             | -                                        | OSC32_IN                               |
| 4      | 4        | PC15-<br>OSC32_OUT<br>(4)        | I/O                     | тс            | PC15                                             | -                                        | OSC32_OUT                              |
| 5      | 5        | PH0-OSC_IN <sup>(4)</sup>        | I/O                     | тс            | PH0                                              | -                                        | OSC_IN                                 |
| 6      | 6        | PH1-OSC_OUT                      | I/O                     | тс            | PH1                                              | -                                        | OSC_OUT                                |
| 7      | 7        | NRST                             | I/O                     | RST           | NRST                                             | -                                        | -                                      |
| 8      | -        | PC0                              | I/O                     | FT            | PC0                                              | LCD_SEG18                                | ADC_IN10/<br>COMP1_INP                 |
| 9      | -        | PC1                              | I/O                     | FT            | PC1                                              | LCD_SEG19                                | ADC_IN11/<br>COMP1_INP                 |
| 10     | -        | PC2                              | I/O                     | FT            | PC2                                              | LCD_SEG20                                | ADC_IN12/<br>COMP1_INP                 |
| 11     | -        | PC3                              | I/O                     | тс            | PC3                                              | LCD_SEG21                                | ADC_IN13/<br>COMP1_INP                 |
| 12     | 8        | V <sub>SSA</sub>                 | S                       | -             | V <sub>SSA</sub>                                 | -                                        | -                                      |
| 13     | 9        | V <sub>DDA</sub>                 | S                       | -             | V <sub>DDA</sub>                                 | -                                        | -                                      |
| 14     | 10       | PA0-WKUP1                        | I/O                     | FT            | PA0                                              | USART2_CTS/<br>TIM2_CH1_ETR              | WKUP1/ADC_IN0/<br>COMP1_INP            |
| 15     | 11       | PA1                              | I/O                     | FT            | PA1                                              | USART2_RTS/TIM2_CH2/<br>LCD_SEG0         | ADC_IN1/<br>COMP1_INP                  |
| 16     | 12       | PA2                              | I/O                     | FT            | PA2                                              | USART2_TX/TIM2_CH3/<br>TIM9_CH1/LCD_SEG1 | ADC_IN2/<br>COMP1_INP                  |
| 17     | 13       | PA3                              | I/O                     | тс            | PA3                                              | USART2_RX/TIM2_CH4/<br>TIM9_CH2/LCD_SEG2 | ADC_IN3/<br>COMP1_INP                  |
| 18     | -        | V <sub>SS_4</sub>                | S                       | -             | V <sub>SS_4</sub>                                | -                                        | -                                      |
| 19     | -        | V <sub>DD_4</sub>                | S                       | -             | V <sub>DD_4</sub>                                | -                                        | -                                      |

Table 9. STM32L100x6/8/B-A pin definitions



STM32L100x6/8/B-A

DocID025966 Rev 5

577

37/102

| Digital alternate function number |                |              |          |            |        |           |             |                |           |           |        |            |            |          |          |
|-----------------------------------|----------------|--------------|----------|------------|--------|-----------|-------------|----------------|-----------|-----------|--------|------------|------------|----------|----------|
| Denteran                          | AFIO0          | AFIO1        | AFIO2    | AFIO3      | AFIO4  | AFIO5     | AFOI6       | AFIO7          | AFI<br>O8 | AFI<br>O9 | AFIO11 | AFIO<br>12 | AFIO<br>13 | AFIO14   | AFIO15   |
| Port name                         |                |              |          |            |        | Altern    | ate functio | n              |           | •         |        | •          |            |          |          |
|                                   | SYSTEM         | TIM2         | TIM3/4   | TIM9/10/11 | I2C1/2 | SPI1/2    | N/A         | USART<br>1/2/3 | N/A       | N/A       | LCD    | N/A        | N/A        | RI       | SYSTEM   |
| BOOT0                             | BOOT0          | -            | -        | -          | -      | -         | -           | -              | -         | -         | -      | -          | -          | -        | -        |
| NRST                              | NRST           | -            | -        | -          | -      | -         | -           | -              | -         | -         | -      | -          | -          | -        | -        |
| PA0-WKUP1                         | -              | TIM2_CH1_ETR | -        | -          | -      | -         | -           | USART2_CTS     | -         | -         | -      | -          | -          | TIMx_IC1 | EVENTOUT |
| PA1                               | -              | TIM2_CH2     | -        | -          | -      | -         | -           | USART2_RTS     | -         | -         | [SEG0] | -          | -          | TIMx_IC2 | EVENTOUT |
| PA2                               | -              | TIM2_CH3     | -        | TIM9_CH1   | -      | -         | -           | USART2_TX      | -         | -         | [SEG1] | -          | -          | TIMx_IC3 | EVENTOUT |
| PA3                               | -              | TIM2_CH4     | -        | TIM9_CH2   | -      | -         | -           | USART2_RX      | -         | -         | [SEG2] | -          | -          | TIMx_IC4 | EVENTOUT |
| PA4                               | -              | -            | -        | -          | -      | SPI1_NSS  | -           | USART2_CK      | -         | -         | -      | -          | -          | TIMx_IC1 | EVENTOUT |
| PA5                               | -              | TIM2_CH1_ETR | -        | -          | -      | SPI1_SCK  | -           | -              | -         | -         | -      | -          | -          | TIMx_IC2 | EVENTOUT |
| PA6                               | -              | -            | TIM3_CH1 | TIM10_CH1  | -      | SPI1_MISO | -           | -              | -         | -         | [SEG3] | -          | -          | TIMx_IC3 | EVENTOUT |
| PA7                               | -              | -            | TIM3_CH2 | TIM11_CH1  | -      | SPI1_MOSI | -           | -              | -         | -         | [SEG4] | -          | -          | TIMx_IC4 | EVENTOUT |
| PA8                               | MCO            | -            | -        | -          | -      | -         | -           | USART1_CK      | -         | -         | [COM0] | -          | -          | TIMx_IC1 | EVENTOUT |
| PA9                               | -              | -            | -        | -          | -      | -         | -           | USART1_TX      | -         | -         | [COM1] | -          | -          | TIMx_IC2 | EVENTOUT |
| PA10                              | -              | -            | -        | -          | -      | -         | -           | USART1_RX      | -         | -         | [COM2] | -          | -          | TIMx_IC3 | EVENTOUT |
| PA11                              | -              | -            | -        | -          | -      | SPI1_MISO | -           | USART1_CTS     | -         | -         | -      | -          | -          | TIMx_IC4 | EVENTOUT |
| PA12                              | -              | -            | -        | -          | -      | SPI1_MOSI | -           | USART1_RTS     | -         | -         | -      | -          | -          | TIMx_IC1 | EVENTOUT |
| PA13                              | JTMS-<br>SWDIO | -            | -        | -          | -      | -         | -           | -              | -         | -         | -      | -          | -          | TIMx_IC2 | EVENTOUT |
| PA14                              | JTCK-<br>SWCLK | -            | -        | -          | -      | -         | -           | -              | -         | -         | -      | -          | -          | TIMx_IC3 | EVENTOUT |
| PA15                              | JTDI           | TIM2_CH1_ETR | -        | -          | -      | SPI1_NSS  | -           | -              | -         | -         | SEG17  | -          | -          | TIMx_IC4 | EVENTOUT |
| PB0                               | -              | -            | TIM3_CH3 | -          | -      | -         | -           | -              | -         | -         | [SEG5] | -          | -          | -        | EVENTOUT |
| PB1                               | -              | -            | TIM3_CH4 | -          | -      | -         | -           | -              | -         | -         | [SEG6] | -          | -          | -        | EVENTOUT |
| PB2                               | BOOT1          | -            | -        | -          | -      | -         | -           | -              | -         | -         | -      | -          | -          | -        | EVENTOUT |
| PB3                               | JTDO           | TIM2_CH2     | -        | -          | -      | SPI1_SCK  | -           | -              | -         | -         | [SEG7] | -          | -          | -        | EVENTOUT |

Table 10. Alternate function input/output

#### Absolute maximum ratings 6.2

Stresses above the absolute maximum ratings listed in Table 11: Voltage characteristics, Table 12: Current characteristics, and Table 13: Thermal characteristics may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                | Ratings                                                               | Min                  | Max                                                                                                                                    | Unit |
|-----------------------|-----------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|
| $V_{DD} - V_{SS}$     | External main supply voltage (including $V_{DDA}$ and $V_{DD})^{(1)}$ | -0.3                 | 4.0                                                                                                                                    |      |
| V(2)                  | Input voltage on five-volt tolerant pin                               | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +4.0                                                                                                                   | V    |
| VIN                   | Input voltage on any other pin                                        | V <sub>SS</sub> -0.3 | Max           4.0           3         V <sub>DD</sub> +4.0           3         4.0           50           50           50           50 |      |
| $ \Delta V_{DDx} $    | Variations between different $V_{DD}$ power pins                      | -                    | 50                                                                                                                                     | m\/  |
| $ V_{SSX} - V_{SS} $  | Variations between all different ground pins <sup>(3)</sup>           | -                    | 50                                                                                                                                     | IIIV |
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)                    | see Section 6        | - 50<br>see Section 6.3.11                                                                                                             |      |

| Table 11 | . Voltage | characteristics |
|----------|-----------|-----------------|
|          | . vonago  |                 |

1. All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. VIN maximum must always be respected. Refer to Table 12 for maximum allowed injected current values.

3. Include VREF- pin.

 $I_{INJ(PIN)}^{(3)}$ 

 $\Sigma I_{INJ(PIN)}$ 

pins<sup>(2)</sup>

| Symbol                 | Ratings                                                                       | Max. |
|------------------------|-------------------------------------------------------------------------------|------|
| $\Sigma I_{VDD}$       | Total current into sum of all $V_{DD_x}$ power lines (source) <sup>(1)</sup>  | 100  |
| $\Sigma I_{VSS}^{(2)}$ | Total current out of sum of all $V_{SS_x}$ ground lines (sink) <sup>(1)</sup> | 100  |
| I <sub>VDD(PIN)</sub>  | Maximum current into each V <sub>DD_x</sub> power pin (source) <sup>(1)</sup> | 70   |
| I <sub>VSS(PIN)</sub>  | Maximum current out of each $V_{SS_x}$ ground pin (sink) <sup>(1)</sup>       | -70  |
| I <sub>IO</sub>        | Output current sunk by any I/O and control pin                                | 25   |
|                        | Output current sourced by any I/O and control pin                             | - 25 |
| ΣL                     | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup>   | 60   |
| ∠IO(PIN)               | Tetel subsut summer as a discours of all IOs and southed                      |      |

#### Table 12. Current characteristics

All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range. 1.

Total output current sourced by sum of all IOs and control

Injected current on five-volt tolerant I/O<sup>(4)</sup> RST and B pins

Total injected current (sum of all I/O and control pins)<sup>(6)</sup>

This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. 2

3. Negative injection disturbs the analog performance of the device. See note in Section 6.3.17.

Injected current on any other pin<sup>(5)</sup>



Unit

mΑ

-60

-5/+0

± 5

± 25

4. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_J$  max (see *Table 64: Thermal characteristics on page 98*).

# 6.3.2 Embedded reset and power control block characteristics

The parameters given in the following table are derived from the tests performed under the ambient temperature condition summarized in the following table.

| Symbol                               | Parameter                      | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min                                                                                                                                                                                                | Тур  | Max  | Unit |
|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
|                                      | V <sub>DD</sub> rise time rate | BOR detector enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                  | -    | 8    |      |
| t <sub>VDD</sub> <sup>(1)</sup>      | V fall time rate               | BOR detector enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20                                                                                                                                                                                                 | -    | 8    | µs/V |
|                                      |                                | BOR detector disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MinTypMax10 $ \infty$ 10 $ \infty$ 120 $ \infty$ d0 $-$ 1000bled $-$ 23.311.51.651.31.51.651.671.71.741.691.761.81.871.931.972.222.302.352.312.412.442.452.552.602.542.662.72.682.82.852.782.92.95 |      |      |      |
| T <sub>RSTTEMPO</sub> <sup>(1)</sup> | Reset temporization            | V <sub>DD</sub> rising, BOR enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                  | 2    | 3.3  | ms   |
| M                                    | Power on/power down reset      | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                  | 1.5  | 1.65 | V    |
| V <sub>POR</sub> /PDR                | threshold                      | Rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.3                                                                                                                                                                                                | 1.5  | 1.65 | v    |
| V <sub>BOR0</sub>                    | Prown out report throughold 0  | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.67                                                                                                                                                                                               | 1.7  | 1.74 |      |
|                                      |                                | Rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.69                                                                                                                                                                                               | 1.76 | 1.8  |      |
|                                      | Prown out rooot throohold 1    | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.87                                                                                                                                                                                               | 1.93 | 1.97 |      |
| VBOR1                                |                                | Rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.96                                                                                                                                                                                               | 2.03 | 2.07 |      |
| V                                    | Drown out rooot throohold 2    | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.22                                                                                                                                                                                               | 2.30 | 2.35 | V    |
| VBOR2                                | Brown-out reset threshold 2    | wer down reset         Falling edge         1         1.5         1.65           Rising edge         1.3         1.5         1.65           set threshold 0         Falling edge         1.67         1.7         1.74           Rising edge         1.69         1.67         1.7         1.74           Rising edge         1.69         1.76         1.8           set threshold 1         Falling edge         1.87         1.93         1.97           Rising edge         1.96         2.03         2.07         2.03         2.07           set threshold 2         Falling edge         2.31         2.41         2.44           set threshold 3         Falling edge         2.31         2.41         2.44           set threshold 3         Falling edge         2.54         2.55         2.60           Rising edge         2.54         2.68         2.8         2.85 | 2.44                                                                                                                                                                                               | v    |      |      |
| V <sub>BOR3</sub>                    | Prown out rooot throohold 2    | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.45                                                                                                                                                                                               | 2.55 | 2.60 |      |
|                                      | Brown-out reset timeshold 5    | Rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.54                                                                                                                                                                                               | 2.66 | 2.7  |      |
| V                                    | Prown out rooot throohold 4    | Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.68                                                                                                                                                                                               | 2.8  | 2.85 |      |
| VBOR4                                |                                | Rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.78                                                                                                                                                                                               | 2.9  | 2.95 |      |

 Table 15. Embedded reset and power control block characteristics



# 6.3.3 Embedded internal reference voltage

The parameters given in the following table are based on characterization results, unless otherwise specified.

| Table 16. Embe | dded internal | reference voltage | calibration values |
|----------------|---------------|-------------------|--------------------|
|----------------|---------------|-------------------|--------------------|

| Calibration value name | Description                                                                          | Memory address          |
|------------------------|--------------------------------------------------------------------------------------|-------------------------|
| VREFINT_CAL            | Raw data acquired at<br>temperature of 30 °C ±5 °C,<br>V <sub>DDA</sub> = 3 V ±10 mV | 0x1FF8 0078-0x1FF8 0079 |

| Symbol                                  | Parameter                                                           | Conditions                                                           | Min   | Тур   | Max   | Unit                  |
|-----------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|-------|-------|-------|-----------------------|
| V <sub>REFINT out</sub> <sup>(1)</sup>  | Internal reference voltage                                          | – 40 °C < T <sub>J</sub> < +85 °C                                    | 1.202 | 1.224 | 1.242 | V                     |
| I <sub>REFINT</sub>                     | Internal reference current consumption                              | -                                                                    | -     | 1.4   | 2.3   | μA                    |
| T <sub>VREFINT</sub>                    | Internal reference startup time                                     | -                                                                    | -     | 2     | 3     | ms                    |
| V <sub>VREF_MEAS</sub>                  | V <sub>DDA</sub> voltage during V <sub>REFINT</sub> factory measure | -                                                                    | 2.99  | 3     | 3.01  | V                     |
| A <sub>VREF_MEAS</sub>                  | Accuracy of factory-measured $V_{REF}$ value $^{(2)}$               | Including uncertainties<br>due to ADC and V <sub>DDA</sub><br>values | -     | -     | ±5    | mV                    |
| T <sub>Coeff</sub> <sup>(3)</sup>       | Temperature coefficient                                             | –40 °C < T <sub>J</sub> < +85 °C                                     | -     | 25    | 100   | ppm/°C                |
| A <sub>Coeff</sub> <sup>(3)</sup>       | Long-term stability                                                 | 1000 hours, T= 25 °C                                                 | -     | -     | 1000  | ppm                   |
| V <sub>DDCoeff</sub> <sup>(3)(4)</sup>  | Voltage coefficient                                                 | 3.0 V < V <sub>DDA</sub> < 3.6 V                                     | -     | -     | 2000  | ppm/V                 |
| T <sub>S_vrefint</sub> <sup>(3)</sup>   | ADC sampling time when reading the internal reference voltage       | -                                                                    | 4     | -     | -     | μs                    |
| T <sub>ADC_BUF</sub> <sup>(3)</sup>     | Startup time of reference voltage buffer for ADC                    | -                                                                    | -     | -     | 10    | μs                    |
| I <sub>BUF_ADC</sub> <sup>(3)</sup>     | Consumption of reference voltage buffer for ADC                     | -                                                                    | -     | 13.5  | 25    | μA                    |
| I <sub>VREF_OUT</sub> <sup>(3)</sup>    | VREF_OUT output current <sup>(5)</sup>                              | -                                                                    | -     | -     | 1     | μA                    |
| C <sub>VREF_OUT</sub> <sup>(3)</sup>    | VREF_OUT output load                                                | -                                                                    | -     | -     | 50    | pF                    |
| I <sub>LPBUF</sub> <sup>(3)</sup>       | Consumption of reference voltage buffer for VREF_OUT and COMP       | -                                                                    | -     | 730   | 1200  | nA                    |
| V <sub>REFINT_DIV1</sub> <sup>(3)</sup> | 1/4 reference voltage                                               | -                                                                    | 24    | 25    | 26    |                       |
| V <sub>REFINT_DIV2</sub> <sup>(3)</sup> | 1/2 reference voltage                                               | -                                                                    | 49    | 50    | 51    | % V <sub>REFINT</sub> |
| V <sub>REFINT_DIV3</sub> <sup>(3)</sup> | 3/4 reference voltage                                               | -                                                                    | 74    | 75    | 76    |                       |

#### Table 17. Embedded internal reference voltage

1. Guaranteed by test in production.

2. The internal  $V_{\mathsf{REF}}$  value is individually measured in production and stored in dedicated EEPROM bytes.

3. Guaranteed by characterization results.

4. Shortest sampling time can be determined in the application by multiple interactions.

5. To guarantee less than 1% VREF\_OUT deviation.

DocID025966 Rev 5



| Symbol                                            | Parameter                                          | Conditions                                                                                                                      |                                                   |                                          | Тур  | Max <sup>(1)</sup> | Unit |
|---------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------|------|--------------------|------|
|                                                   | Supply<br>current in<br>Low power<br>run mode      | All<br>peripherals<br>OFF, code<br>executed<br>from RAM,<br>Flash<br>switched<br>OFF, V <sub>DD</sub><br>from 1.8 V<br>to 3.6 V | MSI clock, 65 kHz<br>f <sub>HCLK</sub> = 32 kHz   | $T_A$ = -40 °C to 25 °C                  | 10.9 | 12                 |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 16.5 | 23                 |      |
|                                                   |                                                    |                                                                                                                                 | MSI clock, 65 kHz<br>f <sub>HCLK</sub> = 65 kHz   | $T_A = -40 \text{ °C to } 25 \text{ °C}$ | 15   | 15 16              |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 22   | 29                 |      |
|                                                   |                                                    |                                                                                                                                 | MSI clock, 131 kHz<br>f <sub>HCLK</sub> = 131 kHz | $T_A = -40 \text{ °C to } 25 \text{ °C}$ | 29   | 37                 |      |
| I <sub>DD (LP</sub><br>Run)                       |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 55 °C                   | 32.5 | 40                 |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 35.5 | 54                 |      |
|                                                   |                                                    | All<br>peripherals<br>OFF, code<br>executed<br>from Flash,<br>V <sub>DD</sub> from<br>1.8 V to<br>3.6 V                         | MSI clock, 65 kHz<br>f <sub>HCLK</sub> = 32 kHz   | $T_A = -40 \ ^\circ C$ to 25 $^\circ C$  | 23   | 3 24               |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 31   | 34                 | μA   |
|                                                   |                                                    |                                                                                                                                 | MSI clock, 65 kHz<br>f <sub>HCLK</sub> = 65 kHz   | $T_A = -40 \ ^\circ C$ to 25 $^\circ C$  | 29   | 31                 |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 38   | 41                 |      |
|                                                   |                                                    |                                                                                                                                 | MSI clock, 131 kHz<br>f <sub>HCLK</sub> = 131 kHz | $T_A$ = -40 °C to 25 °C                  | 46   | 55                 |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 55 °C                   | 48   | 59                 |      |
|                                                   |                                                    |                                                                                                                                 |                                                   | T <sub>A</sub> = 85 °C                   | 53.5 | 72                 |      |
| I <sub>DD</sub> Max<br>(LP<br>Run) <sup>(2)</sup> | Max allowed<br>current in<br>Low power<br>run mode | V <sub>DD</sub> from<br>1.8 V to<br>3.6 V                                                                                       | -                                                 | -                                        | -    | 200                |      |

Table 21. Current consumption in Low power run mode

1. Guaranteed by characterization results, unless otherwise specified.

2. This limitation is related to the consumption of the CPU core and the peripherals that are powered by the regulator. Consumption of the I/Os is not included in this limitation.



| Symbol               | Parameter                                                                                     | Conditions                                               | Min | Тур | Мах                                | Unit     |
|----------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|------------------------------------|----------|
| С                    | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 Ω                                    | -   | 20  | -                                  | pF       |
| I <sub>HSE</sub>     | HSE driving current                                                                           | $V_{DD}$ = 3.3 V, $V_{IN}$ = $V_{SS}$<br>with 30 pF load | -   | -   | 3                                  | mA       |
| I <sub>DD(HSE)</sub> | HSE oscillator power                                                                          | C = 20 pF<br>f <sub>OSC</sub> = 16 MHz                   | -   | -   | 2.5 (startup)<br>0.7 (stabilized)  | m۸       |
|                      | consumption                                                                                   | C = 10 pF<br>f <sub>OSC</sub> = 16 MHz                   | -   | -   | 2.5 (startup)<br>0.46 (stabilized) |          |
| 9 <sub>m</sub>       | Oscillator transconductance                                                                   | Startup                                                  | 3.5 | -   | -                                  | mA<br>/V |
| t <sub>SU(HSE)</sub> | Startup time                                                                                  | V <sub>DD</sub> is stabilized                            | -   | 1   | _                                  | ms       |

Table 29. HSE oscillator characteristics<sup>(1)(2)</sup> (continued)

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Guaranteed by characterization results.

3. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions.

 t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For C<sub>L1</sub> and C<sub>L2</sub>, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 13*). C<sub>L1</sub> and C<sub>L2</sub> are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>L1</sub> and C<sub>L2</sub>. Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.



|                   |                                         | -                         |     | -   |         |                    |
|-------------------|-----------------------------------------|---------------------------|-----|-----|---------|--------------------|
| Symbol            | Parameter                               | Conditions                | Min | Тур | Мах     | Unit               |
| £                 | External trigger frequency              | 12-bit conversions        | -   | -   | Tconv+1 | 1/f <sub>ADC</sub> |
| 'TRIG             | Regular sequencer                       | 6/8/10-bit conversions    | -   | -   | Tconv   | 1/f <sub>ADC</sub> |
| f <sub>TRIG</sub> | External trigger frequency              | 12-bit conversions        | -   | -   | Tconv+2 | 1/f <sub>ADC</sub> |
|                   | Injected sequencer                      | 6/8/10-bit conversions    | -   | -   | Tconv+1 | 1/f <sub>ADC</sub> |
| R <sub>AIN</sub>  | Signal source impedance <sup>(2)</sup>  | -                         | -   | -   | 50      | кΩ                 |
| t <sub>lat</sub>  | Injection trigger conversion<br>latency | f <sub>ADC</sub> = 16 MHz | 219 | -   | 281     | ns                 |
|                   |                                         | -                         | 3.5 | -   | 4.5     | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> | Regular trigger conversion              | f <sub>ADC</sub> = 16 MHz | 156 | -   | 219     | ns                 |
|                   | latency                                 | -                         | 2.5 | -   | 3.5     | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> | Power-up time                           | -                         | -   | -   | 3.5     | μs                 |

Table 55. ADC characteristics (continued)

1.  $V_{SSA}$  must be tied to ground.

2. See Table 57: Maximum source impedance RAIN max for  $\mathsf{R}_{\mathsf{AIN}}$  limitations

| Symbol | Parameter                            | Test conditions                                                                                                            | Min <sup>(3)</sup> | Тур | Max <sup>(3)</sup> | Unit |
|--------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|------|
| ET     | Total unadjusted error               | 2.4 V ≤ VDDA ≤ 3.6 V                                                                                                       | -                  | 2.5 | 4                  |      |
| EO     | Offset error                         |                                                                                                                            | -                  | 1   | 2                  |      |
| EG     | Gain error                           | $f_{ADC} = 8 \text{ MHz}, R_{AIN} = 50 \Omega$                                                                             | -                  | 1.5 | 3.5                | LSB  |
| ED     | Differential linearity error         | T <sub>A</sub> = -40 to 85 ° C                                                                                             | -                  | 1   | 2                  |      |
| EL     | Integral linearity error             |                                                                                                                            | -                  | 2   | 3                  |      |
| ENOB   | Effective number of bits             |                                                                                                                            | 9.5                | 10  | -                  | bits |
| SINAD  | Signal-to-noise and distortion ratio | 2.4 V ≤ V <sub>DDA</sub> ≤ 3.6 V<br>$f_{ADC}$ = 16 MHz, $R_{AIN}$ = 50 Ω<br>$T_{A}$ = -40 to 85 ° C<br>$F_{input}$ =10 kHz | 59                 | 62  | -                  |      |
| SNR    | Signal-to-noise ratio                |                                                                                                                            | 60                 | 62  | -                  | dB   |
| THD    | Total harmonic distortion            |                                                                                                                            | -                  | -72 | -69                |      |
| ENOB   | Effective number of bits             | 1.8 V ≤ V <sub>DDA</sub> ≤ 2.4 V<br>$f_{ADC}$ = 8 MHz or 4 MHz,<br>R <sub>AIN</sub> = 50 Ω                                 | 9.5                | 10  | -                  | bits |
| SINAD  | Signal-to-noise and distortion ratio |                                                                                                                            | 59                 | 62  | -                  |      |
| SNR    | Signal-to-noise ratio                | $T_{A} = -40$ to 85 ° C                                                                                                    | 60                 | 62  | -                  | dB   |
| THD    | Total harmonic distortion            | F <sub>input</sub> =10 kHz                                                                                                 | -                  | -72 | -69                |      |
| ET     | Total unadjusted error               |                                                                                                                            | -                  | 2   | 3                  |      |
| EO     | Offset error                         | 1.8 V ≤ V <sub>DDA</sub> ≤ 2.4 V<br>f <sub>ADC</sub> = 4 MHz, R <sub>AIN</sub> = 50 Ω                                      | -                  | 1   | 1.5                |      |
| EG     | Gain error                           |                                                                                                                            | -                  | 1.5 | 2.5                | LSB  |
| ED     | Differential linearity error         | T <sub>A</sub> = -40 to 85 ° C                                                                                             | -                  | 1   | 2                  | 1    |
| EL     | Integral linearity error             | ]                                                                                                                          | -                  |     | 3                  |      |

#### Table 56. ADC accuracy<sup>(1)(2)</sup>

1. ADC DC accuracy values are measured after internal calibration.





# Figure 24. Maximum dynamic current consumption on V<sub>DDA</sub> supply pin during ADC conversion

# Table 57. Maximum source impedance $R_{AIN} max^{(1)}$

| Ts<br>(µs) | Multiplexe                       | d channels                       | Direct o                         | Ts (cycles)<br>f <sub>ADC</sub> = 16 MHz <sup>(2)</sup> |     |  |
|------------|----------------------------------|----------------------------------|----------------------------------|---------------------------------------------------------|-----|--|
|            | 2.4 V < V <sub>DDA</sub> < 3.6 V | 1.8 V < V <sub>DDA</sub> < 2.4 V | 2.4 V < V <sub>DDA</sub> < 3.3 V | 1.8 V < V <sub>DDA</sub> < 2.4 V                        | /   |  |
| 0.25       | Not allowed                      | Not allowed                      | 0.7                              | Not allowed                                             | 4   |  |
| 0.5625     | 0.8                              | Not allowed                      | 2.0                              | 1.0                                                     | 9   |  |
| 1          | 2.0                              | 0.8                              | 4.0                              | 3.0                                                     | 16  |  |
| 1.5        | 3.0                              | 1.8                              | 6.0                              | 4.5                                                     | 24  |  |
| 3          | 6.8                              | 4.0                              | 15.0                             | 10.0                                                    | 48  |  |
| 6          | 15.0                             | 10.0                             | 30.0                             | 20.0                                                    | 96  |  |
| 12         | 32.0                             | 25.0                             | 50.0                             | 40.0                                                    | 192 |  |
| 24         | 50.0                             | 50.0                             | 50.0                             | 50.0                                                    | 384 |  |

1. Guaranteed by design.

2. Number of samples calculated for  $f_{ADC}$  = 16 MHz. For  $f_{ADC}$  = 8 and 4 MHz the number of sampling cycles can be reduced with respect to the minimum sampling time Ts (us).

# General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 8*. The 100 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.



| Symbol                  | Parameter                                                                                                                                                    | Conditions                                                                 | Min | Тур | Max | Unit  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|-------|
| dGain/dT <sup>(1)</sup> | Gain error temperature                                                                                                                                       | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer OFF            | -10 | -2  | 0   | μV/°C |
|                         | coefficient                                                                                                                                                  | $V_{DDA} = 3.3V$ , $T_A = 0$ to 50 ° C<br>DAC output buffer ON             | -40 | -8  | 0   |       |
| TUE <sup>(1)</sup>      |                                                                                                                                                              | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$<br>DAC output buffer ON | -   | 12  | 30  |       |
|                         |                                                                                                                                                              | No $R_L$ , $C_L \le 50 \text{ pF}$<br>DAC output buffer OFF                | -   | 8   | 12  | LOD   |
| t <sub>SETTLING</sub>   | Settling time (full scale: for a<br>12-bit code transition<br>between the lowest and the<br>highest input codes till<br>DAC_OUT reaches final<br>value ±1LSB | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$                        | -   | 7   | 12  | μs    |
| Update rate             | Max frequency for a correct<br>DAC_OUT change (95% of<br>final value) with 1 LSB<br>variation in the input code                                              | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$                        | -   | -   | 1   | Msps  |
| t <sub>WAKEUP</sub>     | Wakeup time from off state<br>(setting the ENx bit in the<br>DAC Control register) <sup>(7)</sup>                                                            | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                         | -   | 9   | 15  | μs    |
| PSRR+                   | V <sub>DDA</sub> supply rejection ratio<br>(static DC measurement)                                                                                           | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                         | -   | -60 | -35 | dB    |

#### Table 58. DAC characteristics (continued)

1. Guaranteed by characterization results.

2. Difference between two consecutive codes - 1 LSB.

3. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.

- 4. Difference between the value measured at Code (0x800) and the ideal value =  $V_{DDA}/2$ .
- 5. Difference between the value measured at Code (0x001) and the ideal value.
- 6. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and ( $V_{DDA} 0.2$ ) V when buffer is ON.
- 7. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25-Mar-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 27-Oct-2014 | 2        | Updated DMIPS features in cover page and <i>Section 2: Description</i><br>Updated current consumption in <i>Table 20: Current consumption in</i><br><i>Sleep mode</i> .<br>Updated <i>Table 25: Peripheral current consumption</i> with new<br>measured values.<br>Updated <i>Table 57: Maximum source impedance RAIN max</i> adding<br>note 2.                                                                                                                                                                                                                                                                                                                                                    |
| 03-Feb-2015 | 3        | Updated <i>Section 7: Package information</i> with new package device markings.<br>Updated <i>Figure 5: Memory map</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 30-Apr-2015 | 4        | Updated Section 7: Package information structure: Paragraph titles<br>and paragraph heading level.<br>Updated Table 62: LQFP64 10 x 10 mm, 64-pin low-profile quad flat<br>package mechanical data.<br>Updated Section 7: Package information for LQFP64 and<br>UFQFPN48 package device markings, adding text for device<br>orientation versus pin 1 identifier.<br>Updated Table 17: Embedded internal reference voltage<br>temperature coefficient at 100ppm/°C and table footnote 3:<br>"guaranteed by design" changed by "guaranteed by characterization<br>results".<br>Updated Table 60: Comparator 2 characteristics new maximum<br>threshold voltage temperature coefficient at 100ppm/°C. |
| 25-Apr-2016 | 5        | Updated <i>Table 40: ESD absolute maximum ratings</i> CDM class.<br>Updated all the notes, removing 'not tested in production'.<br>Updated <i>Table 11: Voltage characteristics</i> adding note about V <sub>REF</sub> -<br>pin.<br>Updated <i>Table 3: Functionalities depending on the operating power</i><br><i>supply range</i> LSI and LSE functionalities putting "Y" in Standby<br>mode.<br>Removed note 1 below <i>Figure 2: Clock tree</i> .<br>Updated <i>Section 7: Package information</i> replacing "Marking of<br>engineering samples" by "device marking".<br>Updated <i>Table 58: DAC characteristics</i> resistive load.                                                          |

#### Table 66. Document revision history

