



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | S08                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SCI, SPI                                    |
| Peripherals                | LVD, PWM, WDT                                                         |
| Number of I/O              | 34                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 1K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                           |
| Data Converters            | A/D 10x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 44-LQFP                                                               |
| Supplier Device Package    | 44-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08qe16cld |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | MCL   | J Block Diagram                                  |
|---|-------|--------------------------------------------------|
| 2 | Pin A | Assignments                                      |
| 3 | Elec  | trical Characteristics                           |
|   | 3.1   | Introduction                                     |
|   | 3.2   | Parameter Classification                         |
|   | 3.3   | Absolute Maximum Ratings9                        |
|   | 3.4   | Thermal Characteristics                          |
|   | 3.5   | ESD Protection and Latch-Up Immunity 12          |
|   | 3.6   | DC Characteristics                               |
|   | 3.7   | Supply Current Characteristics 16                |
|   | 3.8   | External Oscillator (XOSCVLP) Characteristics 18 |
|   |       |                                                  |

|   | 3.9 Internal Clock Source (ICS) Characteristics 19 |
|---|----------------------------------------------------|
|   | 3.10 AC Characteristics                            |
|   | 3.10.1Control Timing                               |
|   | 3.10.2TPM Module Timing 21                         |
|   | 3.10.3SPI Timing                                   |
|   | 3.11 Analog Comparator (ACMP) Electricals 26       |
|   | 3.12 ADC Characteristics                           |
|   | 3.13 Flash Specifications                          |
| 4 | Ordering Information 30                            |
| 5 | Package Information                                |
|   | 5.1 Mechanical Drawings 30                         |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision | Date       | Description of Changes                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1        | 7/2/2008   | Initial public released.                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 2        | 10/7/2008  | Updated the Stop2 and Stop3 mode supply current, and RI <sub>DD</sub> in FEI mode with all modules<br>on at 25.165 MHz in the Table 8 Supply Current Characteristics.<br>Replaced the stop mode adders section from Table 8 with an individual Table 9 Stop Mode<br>Adders with new specifications. |  |  |  |  |  |
| 3        | 11/4/2008  | Updated operating voltage in Table 7.                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 4        | 5/4/2009   | Added 10×10 mm information to 44 LQFP in the front page.<br>In Table 7, added $II_{OZTOT}I$ .<br>In Table 11, updated typicals and Max. for $t_{IRST}$ .<br>In Table 16, removed the Rev. Voltage High item.<br>Updated Table 17.                                                                   |  |  |  |  |  |
| 5        | 8/27/2009  | Updated f <sub>int_t</sub> and f <sub>int_ut</sub> in the Table 11.                                                                                                                                                                                                                                 |  |  |  |  |  |
| 6        | 10/13/2009 | Corrected the package size descriptions on the cover                                                                                                                                                                                                                                                |  |  |  |  |  |
| 7        | 9/16/2011  | Added new package of 32-pin QFN.                                                                                                                                                                                                                                                                    |  |  |  |  |  |

# **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

### Reference Manual (MC9S08QE32RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

**Pin Assignments** 

# 2 Pin Assignments

This section shows the pin assignments for the MC9S08QE32 series devices.



Pins in **bold** are lost in the next lower pin count package.

Figure 2. 48-Pin QFN

MC9S08QE32 Series MCU Data Sheet, Rev. 7



Pins in **bold** are lost in the next lower pin count package.

Figure 4. 32-Pin LQFP/QFN

#### **Pin Assignments**



### Figure 5. 28-Pin SOIC

### Table 1. MC9S08QE32 Series Pin Assignment by Package and Pin Sharing Priority

|    | Pin Number |    |    |          | < Lowest         | Priority          | > Highest |                   |
|----|------------|----|----|----------|------------------|-------------------|-----------|-------------------|
| 48 | 44         | 32 | 28 | Port Pin | Alt 1            | Alt 2             | Alt 3     | Alt 4             |
| 1  | 1          | 1  | _  | PTD1     | KBI2P1           |                   |           |                   |
| 2  | 2          | 2  | -  | PTD0     | KBI2P0           |                   |           |                   |
| 3  | 3          | —  |    | PTE7     | <b>TPM3CLK</b>   |                   |           |                   |
| 4  | 4          | 3  | 5  |          |                  |                   |           | V <sub>DD</sub>   |
| 5  | 5          | 4  | 6  |          |                  |                   |           | V <sub>DDAD</sub> |
| 6  | 6          |    |    |          |                  |                   |           | V <sub>REFH</sub> |
| 7  | 7          | 5  | 7  |          |                  |                   |           | V <sub>REFL</sub> |
| 8  | 8          |    |    |          |                  |                   |           | V <sub>SSAD</sub> |
| 9  | 9          | 6  | 8  |          |                  |                   |           | V <sub>SS</sub>   |
| 10 | 10         | 7  | 9  | PTB7     | SCL <sup>1</sup> |                   |           | EXTAL             |
| 11 | 11         | 8  | 10 | PTB6     | SDA <sup>1</sup> |                   |           | XTAL              |
| 12 | —          | _  |    | PTE6     |                  |                   |           |                   |
| 13 | —          | —  |    | PTE5     |                  |                   |           |                   |
| 14 | 12         | 9  | 11 | PTB5     | TPM1CH1          | SS <sup>2</sup>   |           |                   |
| 15 | 13         | 10 | 12 | PTB4     | TPM2CH1          | MISO <sup>2</sup> |           |                   |
| 16 | 14         | 11 | 13 | PTC3     | TPM3CH3          |                   |           |                   |
| 17 | 15         | 12 | 14 | PTC2     | TPM3CH2          |                   |           |                   |
| 18 | 16         | —  |    | PTD7     | KBI2P7           |                   |           |                   |

MC9S08QE32 Series MCU Data Sheet, Rev. 7

### **Pin Assignments**

| Pin Number |    |    | < Lowest | Priority | > Highest         |                    |                   |                     |
|------------|----|----|----------|----------|-------------------|--------------------|-------------------|---------------------|
| 48         | 44 | 32 | 28       | Port Pin | Alt 1             | Alt 2              | Alt 3             | Alt 4               |
| 19         | 17 | _  | _        | PTD6     | KBI2P6            |                    |                   |                     |
| 20         | 18 | _  | -        | PTD5     | KBI2P5            |                    |                   |                     |
| 21         | 19 | 13 | 15       | PTC1     | TPM3CH1           |                    |                   |                     |
| 22         | 20 | 14 | 16       | PTC0     | TPM3CH0           |                    |                   |                     |
| 23         | 21 | 15 | 17       | PTB3     | KBI1P7            | MOSI <sup>2</sup>  |                   | ADP7                |
| 24         | 22 | 16 | 18       | PTB2     | KBI1P6            | SPSCK <sup>2</sup> |                   | ADP6                |
| 25         | 23 | 17 | 19       | PTB1     | KBI1P5            | TxD1               |                   | ADP5                |
| 26         | 24 | 18 | 20       | PTB0     | KBI1P4            | RxD1               |                   | ADP4                |
| 27         | 25 | 19 | 21       | PTA7     | TPM2CH2           |                    |                   | ADP9                |
| 28         | 26 | 20 | 22       | PTA6     | TPM1CH2           |                    |                   | ADP8                |
| 29         | —  | _  | -        | PTE4     |                   |                    |                   |                     |
| 30         | 27 | _  | -        |          |                   |                    |                   | V <sub>DD</sub>     |
| 31         | 28 | _  | -        |          |                   |                    |                   | V <sub>SS</sub>     |
| 32         | 29 | _  | -        | PTD4     | KBI2P4            |                    |                   |                     |
| 33         | 30 | 21 | _        | PTD3     | KBI2P3            |                    |                   |                     |
| 34         | 31 | 22 | -        | PTD2     | KBI2P2            |                    |                   |                     |
| 35         | 32 | 23 | 23       | PTA3     | KBI1P3            | SCL1               |                   | ADP3                |
| 36         | 33 | 24 | 24       | PTA2     | KBI1P2            | SDA <sup>1</sup>   |                   | ADP2                |
| 37         | 34 | 25 | 25       | PTA1     | KBI1P1            | TPM2CH0            | ADP1 <sup>3</sup> | ACMP1-3             |
| 38         | 35 | 26 | 26       | PTA0     | KBI1P0            | TPM1CH0            | ADP0 <sup>3</sup> | ACMP1+ <sup>3</sup> |
| 39         | 36 | 27 | 27       | PTC7     | TxD2              |                    |                   | ACMP2-              |
| 40         | 37 | 28 | 28       | PTC6     | RxD2              |                    |                   | ACMP2+              |
| 41         |    | _  | _        | PTE3     | SS <sup>2</sup>   |                    |                   |                     |
| 42         | 38 | _  | _        | PTE2     | MISO <sup>2</sup> |                    |                   |                     |
| 43         | 39 | _  | _        | PTE1     | MOSI <sup>2</sup> |                    |                   |                     |
| 44         | 40 | _  | _        | PTE0     | TPM2CLK           | SPSCK <sup>2</sup> |                   |                     |
| 45         | 41 | 29 | 1        | PTC5     | TPM3CH5           |                    |                   | ACMP2O              |
| 46         | 42 | 30 | 2        | PTC4     | TPM3CH4           |                    |                   |                     |
| 47         | 43 | 31 | 3        | PTA5     | IRQ               | TPM1CLK            | RESET             |                     |
| 48         | 44 | 32 | 4        | PTA4     | ACMP10            | BKGD               | MS                |                     |

### Table 1. MC9S08QE32 Series Pin Assignment by Package and Pin Sharing Priority (continued)

<sup>1</sup> IIC pins, SCL and SDA can be repositioned using IICPS in SOPT2; default reset locations are PTA3 and PTA2.

 $^2\,$  SPI pins ( $\overline{SS},$  MISO, MOSI, and SPSCK) can be repositioned using SPIPS in SOPT2. Default locations are PTB5, PTB4, PTB3, and PTB2.

<sup>3</sup> If ADC and ACMP1 are enabled, both modules will have access to the pin.

## 3.1 Introduction

This section contains electrical and timing specifications for the MC9S08QE32 series of microcontrollers available at the time of publication.

## 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

| Table 2. Parameter | Classifications |
|--------------------|-----------------|
|--------------------|-----------------|

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 3.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.

## 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Model    | Description                 | Symbol | Value | Unit |
|----------|-----------------------------|--------|-------|------|
| Human    | Series resistance           | R1     | 1500  | Ω    |
| Body     | Storage capacitance         | С      | 100   | pF   |
|          | Number of pulses per pin    | —      | 3     |      |
| Machine  | Series resistance           | R1     | 0     | Ω    |
|          | Storage capacitance         | С      | 200   | pF   |
|          | Number of pulses per pin    | —      | 3     |      |
| Latch-up | Minimum input voltage limit |        | -2.5  | V    |
|          | Maximum input voltage limit |        | 7.5   | V    |

Table 5. ESD and Latch-up Test Conditions

Table 6. ESD and Latch-Up Protection Characteristics

| No. | Rating <sup>1</sup>                     | Symbol           | Min   | Max | Unit |
|-----|-----------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                  | V <sub>HBM</sub> | ±2000 | —   | V    |
| 2   | Machine model (MM)                      | V <sub>MM</sub>  | ±200  | —   | V    |
| 3   | Charge device model (CDM)               | V <sub>CDM</sub> | ±500  | _   | V    |
| 4   | Latch-up current at $T_A = 85^{\circ}C$ | I <sub>LAT</sub> | ±100  |     | mA   |

<sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

## 3.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

| Num | С | Characteristic                                  | Symbol            | Condition                                         | Min          | Typical <sup>1</sup> | Max          | Unit |
|-----|---|-------------------------------------------------|-------------------|---------------------------------------------------|--------------|----------------------|--------------|------|
| 16  | D | POR re-arm time                                 | t <sub>POR</sub>  |                                                   | 10           | —                    | —            | μS   |
| 17  | Ρ | Low-voltage detection threshold — high range    | V <sub>LVDH</sub> | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 2.11<br>2.16 | 2.16<br>2.21         | 2.22<br>2.27 | V    |
| 18  | Ρ | Low-voltage detection threshold — low range     | V <sub>LVDL</sub> | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 1.80<br>1.88 | 1.82<br>1.90         | 1.91<br>1.99 | V    |
| 19  | Ρ | Low-voltage warning threshold — high range      | V <sub>LVWH</sub> | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 2.36<br>2.36 | 2.46<br>2.46         | 2.56<br>2.56 | V    |
| 20  | Ρ | Low-voltage warning threshold — low range       | V <sub>LVWL</sub> | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 2.11<br>2.16 | 2.16<br>2.21         | 2.22<br>2.27 | V    |
| 21  | С | Low-voltage inhibit reset/recover<br>hysteresis | V <sub>hys</sub>  |                                                   | _            | 80                   |              | mV   |
| 22  | Ρ | Bandgap Voltage Reference <sup>7</sup>          | V <sub>BG</sub>   |                                                   | 1.15         | 1.17                 | 1.18         | V    |

### Table 7. DC Characteristics (continued)

<sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested

 $^2$  As the supply voltage rises, the LVD circuit will hold the MCU in reset until the supply has risen above V<sub>LVDL</sub>.

 $^3$  All functional non-supply pins, except for PTA5 are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.

<sup>4</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>5</sup> Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

<sup>6</sup> Maximum is highest voltage that POR is guaranteed.

<sup>7</sup> Factory trimmed at  $V_{DD}$  = 3.0 V, Temp = 25 °C



Figure 6. Pullup and Pulldown Typical Resistor Values (V<sub>DD</sub> = 3.0 V)

MC9S08QE32 Series MCU Data Sheet, Rev. 7















Figure 10. Typical High-Side (Source) Characteristics — High Drive (PTxDSn = 1)

## 3.7 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

| Num | с | Parameter                                                              | Symbol             | Bus<br>Freq  | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max  | Unit | Temp<br>(°C) |           |
|-----|---|------------------------------------------------------------------------|--------------------|--------------|------------------------|----------------------|------|------|--------------|-----------|
|     | Р |                                                                        |                    | 25.165 MHz   |                        | 13                   | 14   |      | -40 to 25    |           |
|     | Ρ |                                                                        |                    | 20.100 10112 |                        | 14                   | 15   |      | 85           |           |
| 1   | Т | Run supply current<br>FEI mode, all modules on                         | RI <sub>DD</sub>   | 20 MHz       | 3                      | 13.75                |      | mA   |              |           |
|     | Т |                                                                        |                    | 8 MHz        |                        | 5.59                 | —    |      | -40 to 85    |           |
|     | Т |                                                                        |                    | 1 MHz        |                        | 1.03                 |      |      |              |           |
|     | С |                                                                        |                    | 25.165 MHz   |                        | 11.5                 | 12.3 |      |              |           |
| 2   | Т | Run supply current                                                     | RI <sub>DD</sub>   | 20 MHz       | 3                      | 9.5                  | —    | mA   | -40 to 85    |           |
|     | Т | FEI mode, all modules off                                              | 1.00               | 8 MHz        |                        | 4.6                  | _    |      |              |           |
|     | Т |                                                                        |                    | 1 MHz        |                        | 1.0                  |      |      |              |           |
| 3   | Т | Run supply current                                                     | RI <sub>DD</sub>   | 16 kHz FBILP | 3                      | 152                  | —    | μA   | -40 to 85    |           |
| 0   | Т | LPRS = 0, all modules off                                              |                    | 16 kHz FBELP |                        | 115                  |      |      |              |           |
| 4   | т | Run supply current<br>LPRS = 1, all modules off,<br>running from Flash | - RI <sub>DD</sub> | PI           | 16 kHz FBELP           | 3                    | 21.9 | _    |              | -40 to 85 |
| +   | т | Run supply current<br>LPRS = 1, all modules off,<br>running from RAM   |                    |              | 5                      | 7.3                  | _    | - μΑ | -40 to 85    |           |
|     | С |                                                                        |                    | 25.165 MHz   |                        | 5.74                 | 6.00 | mA   |              |           |
| 5   | Т | Wait mode supply current                                               | WI <sub>DD</sub>   | 20 MHz       | 3                      | 4.57                 |      |      | 40 to 85     |           |
| 5   | Т | FEI mode, all modules off                                              | DD                 | 8 MHz        | 5                      | 2                    |      |      |              |           |
|     | Т |                                                                        |                    | 1 MHz        |                        | 0.73                 | —    |      |              |           |

Table 8. Supply Current Characteristics

| Num | с | Para                               | ameter                | Symbol            | Bus<br>Freq | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max  | Unit | Temp<br>(°C) |
|-----|---|------------------------------------|-----------------------|-------------------|-------------|------------------------|----------------------|------|------|--------------|
|     | Р |                                    |                       |                   | —           |                        | 0.35                 | 0.65 |      | -40 to 25C   |
|     | С |                                    |                       |                   |             | 3                      | 0.8                  | 1.0  |      | 70           |
| 6   | Р | Stop2 mode supply current          |                       | S2I <sub>DD</sub> | _           |                        | 2.0                  | 4.5  | μA   | 85           |
| 0   | С |                                    |                       |                   | _           |                        | 0.25                 | 0.50 | μΛ   | -40 to 25    |
|     | С |                                    |                       |                   | _           | 2                      | 0.65                 | 0.85 |      | 70           |
|     | С |                                    |                       |                   | _           |                        | 1.5                  | 3.5  |      | 85           |
|     | Р |                                    |                       |                   | _           |                        | 0.45                 | 1.00 |      | -40 to 25    |
|     | С |                                    |                       |                   | _           | 3                      | 1.5                  | 2.3  |      | 70           |
| 7   | Р | Stop3 mode sup<br>no clocks active | pply current          | S3I <sub>DD</sub> |             | 2                      | 4                    | 8    | μA   | 85           |
| 1   | С |                                    | e                     |                   |             |                        | 0.35                 | 0.70 |      | -40 to 25    |
|     | С |                                    |                       |                   | _           |                        | 1                    | 2    |      | 70           |
|     | С |                                    |                       |                   | _           |                        | 3.5                  | 6.0  |      | 85           |
| 8   | Т |                                    | EREFSTEN=1            |                   | 32 kHz      |                        | 500                  |      | nA   |              |
| 9   | Т |                                    | IREFSTEN=1            |                   | 32 kHz      |                        | 70                   | _    | μΑ   |              |
| 10  | Т |                                    | TPM PWM               |                   | 100 Hz      |                        | 12                   | _    | μA   |              |
| 11  | Т |                                    | SCI, SPI, or IIC      |                   | 300 bps     |                        | 15                   | —    | μΑ   |              |
| 12  | т | Low power mode adders:             | RTC using LPO         |                   | 1 kHz       | 3                      | 200                  | _    | nA   | -40 to 85    |
| 13  | т |                                    | RTC using<br>ICSERCLK |                   | 32 kHz      |                        | 1                    | _    | μA   | -            |
| 14  | Т |                                    | LVD                   |                   | n/a         |                        | 100                  |      | μA   |              |
| 15  | Т |                                    | ACMP                  |                   | n/a         | 1                      | 20                   |      | μA   |              |

| Table 8. | Supply | Current | Characteristics | (continued) |
|----------|--------|---------|-----------------|-------------|
|----------|--------|---------|-----------------|-------------|

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

### Table 9. Stop Mode Adders

| Num   | с | Parameter             | Condition                                              |               | Tempe        | erature      |              | Units |
|-------|---|-----------------------|--------------------------------------------------------|---------------|--------------|--------------|--------------|-------|
| Nulli | U | Farameter             | Condition                                              | <b>-40</b> °C | <b>25</b> °C | <b>70</b> °C | <b>85</b> °C | Units |
| 1     | Т | LPO                   | —                                                      | 50            | 75           | 100          | 150          | nA    |
| 2     | Т | ERREFSTEN             | RANGE = HGO = 0                                        | 1000          | 1000         | 1100         | 1500         | nA    |
| 3     | Т | IREFSTEN <sup>1</sup> | —                                                      | 63            | 70           | 77           | 81           | μA    |
| 4     | Т | RTC                   | Does not include clock source<br>current               | 50            | 75           | 100          | 150          | nA    |
| 5     | Т | LVD <sup>1</sup>      | LVDSE = 1                                              | 90            | 100          | 110          | 115          | μA    |
| 6     | Т | ACMP <sup>1</sup>     | Not using the bandgap (BGBE = 0)                       | 18            | 20           | 22           | 23           | μΑ    |
| 7     | Т | ADC <sup>1</sup>      | ADLPC = ADLSMP = 1<br>Not using the bandgap (BGBE = 0) | 95            | 106          | 114          | 120          | μΑ    |



Figure 11. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain





## 3.9 Internal Clock Source (ICS) Characteristics

Table 11. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Chara                                                     | acteristic                                                                             | Symbol                   | Min | Typical <sup>1</sup> | Мах   | Unit              |
|-----|---|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------|-----|----------------------|-------|-------------------|
| 1   | Ρ | Average internal reference fre                            | equency — factory trimmed                                                              | f <sub>int_t</sub>       |     | 32.768               |       | kHz               |
| 2   | С | Average internal reference fre                            | verage internal reference frequency — untrimmed                                        |                          |     | —                    | 39.06 | kHz               |
| 3   | Т | Internal reference start-up tin                           | ne                                                                                     | t <sub>IRST</sub>        | _   | 5                    | 10    | μs                |
|     | Ρ |                                                           | Low range (DFR = 00)                                                                   |                          | 16  | —                    | 20    |                   |
| 4   | Ρ | DCO output frequency<br>rimmed <sup>2</sup>               | Mid range (DFR = 01)                                                                   | f <sub>dco_u</sub>       | 32  | —                    | 40    | MHz               |
|     | Ρ |                                                           | High range (DFR = 10)                                                                  |                          | 48  | —                    | 60    |                   |
|     | Ρ | DCO output frequency <sup>2</sup>                         | Low range (DFR = 00)                                                                   |                          | _   | 19.92                | _     |                   |
| 5   | Ρ | reference = 32768 Hz<br>and                               | Mid range (DFR = 01)                                                                   | f <sub>dco_DMX32</sub>   | _   | 39.85                | _     | MHz               |
|     | Ρ | DMX32 = 1                                                 | High range (DFR = 10)                                                                  |                          | _   | 59.77                | _     |                   |
| 6   | С | Resolution of trimmed DCO of and temperature (using FTRI  | esolution of trimmed DCO output frequency at fixed voltage d temperature (using FTRIM) |                          | _   | ±0.1                 | ±0.2  | %f <sub>dco</sub> |
| 7   | С | Resolution of trimmed DCO of and temperature (not using F | output frequency at fixed voltage<br>TRIM)                                             | $\Delta f_{dco\_res\_t}$ |     | ±0.2                 | ±0.4  | %f <sub>dco</sub> |

| Num | С | Characteristic                                                                                            | Symbol               | Min | Typical <sup>1</sup> | Max | Unit              |
|-----|---|-----------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|-----|-------------------|
| 8   | С | Total deviation of trimmed DCO output frequency over voltage and temperature                              | $\Delta f_{dco_t}$   |     | 0.5<br>-1.0          | ±2  | %f <sub>dco</sub> |
| 9   | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0 °C to 70 °C | $\Delta f_{dco_t}$   | _   | ±0.5                 | ±1  | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>3</sup>                                                                         | t <sub>Acquire</sub> | _   | —                    | 1   | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) <sup>4</sup>                           | C <sub>Jitter</sub>  | _   | 0.02                 | 0.2 | %f <sub>dco</sub> |

Table 11. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued)

 $^1\,$  Data in Typical column is characterized at 3.0 V, 25 °C or is typical recommended value.

<sup>2</sup> The resulting bus clock frequency must not exceed the maximum specified bus clock frequency of the device.

<sup>3</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

<sup>4</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.

## 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

### 3.10.1 Control Timing

| Num | С | Rating                                                                                                 | Symbol                               | Min                           | Typical <sup>1</sup> | Max                | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------|----------------------|--------------------|------|
| 1   | D | Bus frequency (t_{cyc} = 1/f_{Bus}) $V_{DD} \leq 2.1 V \\ 2.1 < V_{DD} \leq 2.4 V \\ V_{DD} > 2.4 V s$ | f <sub>Bus</sub>                     | DC                            | _                    | 10<br>20<br>25.165 | MHz  |
| 2   | D | Internal low power oscillator period                                                                   | t <sub>LPO</sub>                     | 700                           | _                    | 1300               | μs   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                | t <sub>extrst</sub>                  | 100                           | _                    | _                  | ns   |
| 4   | D | Reset low drive                                                                                        | t <sub>rstdrv</sub>                  | $34 \times t_{\text{cyc}}$    | _                    | _                  | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes               | t <sub>MSSU</sub>                    | 500                           | _                    | _                  | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>   | t <sub>MSH</sub>                     | 100                           | _                    | _                  | μs   |
| 7   | D | IRQ pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>4</sup>                     | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> |                      |                    | ns   |

Table 12. Control Timing

| No. | С | Function                  | Symbol            | Min | Max                 | Unit             |
|-----|---|---------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 13. TPM Input Timing



Figure 15. Timer External Clock



Figure 16. Timer Input Capture Pulse

### 3.10.3 SPI Timing

Table 14 and Figure 17 through Figure 20 describe the timing requirements for the SPI system.

Table 14. SPI Timing

| No. | С | Function                               | Symbol             | Min                         | Max                                                     | Unit                                   |
|-----|---|----------------------------------------|--------------------|-----------------------------|---------------------------------------------------------|----------------------------------------|
| _   | D | Operating frequency<br>Master<br>Slave | f <sub>op</sub>    | f <sub>Bus</sub> /2048<br>0 | f <sub>Bus</sub> /2 <sup>1</sup><br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave        | t <sub>SPSCK</sub> | 2<br>4                      | 2048<br>—                                               | t <sub>cyc</sub><br>t <sub>cyc</sub>   |
| 2   | D | Enable lead time<br>Master<br>Slave    | t <sub>Lead</sub>  | 1/2<br>1                    |                                                         | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 3   | D | Enable lag time<br>Master<br>Slave     | t <sub>Lag</sub>   | 1/2<br>1                    | _                                                       | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |

| No. | С | Function                                          | Symbol                             | Min                                            | Мах                         | Unit             |
|-----|---|---------------------------------------------------|------------------------------------|------------------------------------------------|-----------------------------|------------------|
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | t <sub>WSPSCK</sub>                | t <sub>cyc</sub> – 30<br>t <sub>cyc</sub> – 30 | 1024 t <sub>cyc</sub>       | ns<br>ns         |
| 5   | D | Data setup time (inputs)<br>Master<br>Slave       | t <sub>SU</sub>                    | 15<br>15                                       |                             | ns<br>ns         |
| 6   | D | Data hold time (inputs)<br>Master<br>Slave        | t <sub>ні</sub>                    | 0<br>25                                        |                             | ns<br>ns         |
| 7   | D | Slave access time                                 | t <sub>a</sub>                     | —                                              | 1                           | t <sub>cyc</sub> |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>                   | —                                              | 1                           | t <sub>cyc</sub> |
| 9   | D | Data valid (after SPSCK edge)<br>Master<br>Slave  | t <sub>v</sub>                     |                                                | 25<br>25                    | ns<br>ns         |
| 10  | D | Data hold time (outputs)<br>Master<br>Slave       | t <sub>HO</sub>                    | 0<br>0                                         |                             | ns<br>ns         |
| 11  | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub><br>t <sub>RO</sub> |                                                | t <sub>cyc</sub> – 25<br>25 | ns<br>ns         |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub><br>t <sub>FO</sub> | —                                              | t <sub>cyc</sub> – 25<br>25 | ns<br>ns         |

### Table 14. SPI Timing (continued)

<sup>1</sup> Max operating frequency limited to 8 MHz when input filter disabled and high output drive strength enabled. Max operating frequency limited to 5 MHz when input filter enabled and high output drive strength disabled.

**Electrical Characteristics** 



1. Not defined but normally MSB of character just received





1. Not defined but normally LSB of character just received

Figure 20. SPI Slave Timing (CPHA = 1)

## 3.11 Analog Comparator (ACMP) Electricals

**Table 15. Analog Comparator Electrical Specifications** 

| С | Characteristic                         | Symbol             | Min                   | Typical | Max             | Unit |
|---|----------------------------------------|--------------------|-----------------------|---------|-----------------|------|
| D | Supply voltage                         | V <sub>DD</sub>    | 1.8                   | _       | 3.6             | V    |
| Р | Supply current (active)                | I <sub>DDAC</sub>  | _                     | 20      | 35              | μA   |
| D | Analog input voltage                   | V <sub>AIN</sub>   | V <sub>SS</sub> – 0.3 | _       | V <sub>DD</sub> | V    |
| Р | Analog input offset voltage            | V <sub>AIO</sub>   | _                     | 20      | 40              | mV   |
| С | Analog comparator hysteresis           | V <sub>H</sub>     | 3.0                   | 9.0     | 15.0            | mV   |
| Р | Analog input leakage current           | I <sub>ALKG</sub>  | _                     | _       | 1.0             | μA   |
| С | Analog comparator initialization delay | t <sub>AINIT</sub> |                       |         | 1.0             | μs   |

## **3.12 ADC Characteristics**

### Table 16. 12-Bit ADC Operating Conditions

| С | Characteristic            | Conditions                                                                      | Symb              | Min               | Typical <sup>1</sup> | Max        | Unit    | Comment            |
|---|---------------------------|---------------------------------------------------------------------------------|-------------------|-------------------|----------------------|------------|---------|--------------------|
|   | Supply voltage            | Absolute                                                                        | V <sub>DDAD</sub> | 1.8               | —                    | 3.6        | V       | _                  |
| D |                           | Delta to V <sub>DD</sub> (V <sub>DD</sub> –<br>V <sub>DDAD</sub> ) <sup>2</sup> | $\Delta V_{DDAD}$ | -100              | 0                    | 100        | mV      | _                  |
| D | Ground voltage            | Delta to V <sub>SS</sub> (V <sub>SS</sub> –<br>V <sub>SSAD</sub> ) <sup>2</sup> | $\Delta V_{SSAD}$ | -100              | 0                    | 100        | mV      | _                  |
| D | Input voltage             | _                                                                               | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                    | $V_{REFH}$ | V       | —                  |
| с | Input<br>capacitance      | _                                                                               | C <sub>ADIN</sub> | —                 | 4.5                  | 5.5        | pF      | —                  |
| с | Input<br>resistance       | —                                                                               | R <sub>ADIN</sub> | _                 | 5                    | 7          | kΩ      | —                  |
|   | Analog source resistance  | 12-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz           |                   | _                 | _                    | 2<br>5     |         |                    |
| С |                           | 10-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz           | R <sub>AS</sub>   |                   |                      | 5<br>10    | kΩ      | External to<br>MCU |
|   |                           | 8-bit mode (all valid f <sub>ADCK</sub> )                                       |                   | —                 | —                    | 10         |         |                    |
|   | ADC                       | High speed (ADLPC = 0)                                                          |                   | 0.4               | —                    | 8.0        | N 41 1- |                    |
| D | conversion<br>clock freq. | Low power (ADLPC = 1)                                                           | f <sub>ADCK</sub> | 0.4               | _                    | 4.0        | MHz     | —                  |

<sup>1</sup> Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2</sup> DC potential difference.



Figure 21. ADC Input Impedance Equivalency Diagram

| С | Characteristic                                        | Conditions             | Symbol             | Min  | Typ <sup>1</sup> | Мах | Unit | Comment              |
|---|-------------------------------------------------------|------------------------|--------------------|------|------------------|-----|------|----------------------|
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDAD</sub>  | _    | 120              | _   | μA   |                      |
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDAD</sub>  | _    | 202              | _   | μA   |                      |
| т | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDAD</sub>  | _    | 288              | _   | μA   |                      |
| Ρ | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDAD</sub>  | _    | 0.532            | 1   | mA   |                      |
| Р | ADC                                                   | High speed (ADLPC = 0) | 4                  | 2    | 3.3              | 5   |      | t <sub>ADACK</sub> = |
| ٢ | asynchronous<br>clock source                          | Low power (ADLPC = 1)  | f <sub>ADACK</sub> | 1.25 | 2                | 3.3 | MHz  | 1/f <sub>ADACK</sub> |

| Table 17. ADC Characteristics | (V <sub>REFH</sub> = | V <sub>DDAD</sub> , | $V_{REFL} = V_{SSA}$ | D) |
|-------------------------------|----------------------|---------------------|----------------------|----|
|-------------------------------|----------------------|---------------------|----------------------|----|

**Ordering Information** 

# 4 Ordering Information

This section contains ordering information for the MC9S08QE32 series of MCUs.

Example of the device numbering system:



# 5 Package Information

| Pin Count | Package Type                     | Abbreviation | Designator | Case No. | Document No. |
|-----------|----------------------------------|--------------|------------|----------|--------------|
| 48        | Quad Flat No-Leads               | QFN          | FT         | 1314     | 98ARH99048A  |
| 44        | Low Quad Flat Package            | LQFP         | LD         | 824D     | 98ASS23225W  |
| 32        | Low Quad Flat Package            | LQFP         | LC         | 873A     | 98ASH70029A  |
| 32        | Quad Flat No-Leads               | QFN          | FM         | 1582     | 98ARE10566D  |
| 28        | Small Outline Integrated Circuit | SOIC         | WL         | 751F     | 98ASB42345B  |

### Table 19. Package Descriptions

### 5.1 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 19. For the latest available drawings please visit our web site (http://www.freescale.com) and enter the package's document number into the keyword search box.

#### How to Reach Us:

#### Home Page:

www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008-2011. All rights reserved.

MC9S08QE32 Rev. 7 9/2011