

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART |
| Peripherals                | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT                  |
| Number of I/O              | 24                                                                         |
| Program Memory Size        | 16KB (16K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                               |
| Data Converters            | A/D 8x12b SAR; D/A 2xIDAC                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4244pvs-442 |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Contents

| Block Diagram                                                                                                                                                                | 3                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Functional Description                                                                                                                                                       | 3                                 |
| Functional Overview                                                                                                                                                          | 4                                 |
| CPU and Memory Subsystem                                                                                                                                                     | 4                                 |
| System Resources                                                                                                                                                             | 4                                 |
| Analog Blocks                                                                                                                                                                | 5                                 |
| Programmable Digital                                                                                                                                                         | 6                                 |
| Fixed Function Digital                                                                                                                                                       | 7                                 |
| GPIO                                                                                                                                                                         | 7                                 |
| Special Function Peripherals                                                                                                                                                 | 8                                 |
| Pinouts                                                                                                                                                                      | 9                                 |
| _                                                                                                                                                                            |                                   |
| Power                                                                                                                                                                        | 11                                |
| Power<br>Unregulated External Supply                                                                                                                                         |                                   |
|                                                                                                                                                                              | 11                                |
| Unregulated External Supply                                                                                                                                                  | 11<br>11                          |
| Unregulated External Supply<br>Regulated External Supply                                                                                                                     | 11<br>11<br><b>12</b>             |
| Unregulated External Supply<br>Regulated External Supply<br>Development Support                                                                                              | 11<br>11<br><b>12</b><br>12       |
| Unregulated External Supply<br>Regulated External Supply<br>Development Support<br>Documentation                                                                             | 11<br>11<br><b>12</b><br>12<br>12 |
| Unregulated External Supply<br>Regulated External Supply<br>Development Support<br>Documentation<br>Online                                                                   |                                   |
| Unregulated External Supply<br>Regulated External Supply<br>Development Support<br>Documentation<br>Online<br>Tools<br>Electrical Specifications<br>Absolute Maximum Ratings |                                   |
| Unregulated External Supply<br>Regulated External Supply<br>Development Support<br>Documentation<br>Online<br>Tools<br>Electrical Specifications                             |                                   |

| Analog Peripherals                      | 17 |
|-----------------------------------------|----|
| Digital Peripherals                     | 22 |
| Memory                                  |    |
| System Resources                        |    |
| Ordering Information                    | 30 |
| Part Numbering Conventions              |    |
| Packaging                               |    |
| Acronyms                                |    |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Document History Page                   | 36 |
| Sales, Solutions, and Legal Information | 37 |
| Worldwide Sales and Design Support      | 37 |
| Products                                | 37 |
| PSoC® Solutions                         |    |
| Cypress Developer Community             | 37 |
| Technical Support                       |    |
|                                         |    |



# **Functional Overview**

#### CPU and Memory Subsystem

#### CPU

The Cortex-M0 CPU in PSoC 4200 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher performance processors such as the Cortex-M3 and M4, thus enabling upward compatibility. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a Non-Maskable Interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user.

The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG; the debug configuration used for PSoC 4200 has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4200 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 1 wait-state (WS) access time at 48 MHz and with 0-WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required.

The PSoC 4200 flash supports the following flash protection modes at the Memory subsystem level.

**Open:** No Protection. Factory default mode that the product is shipped in.

**Protected:** User may change from Open to Protected. This mode disables Debug interface accesses. The mode can be set back to Open but only after completely erasing the flash.

**Kill:** User may change from Open to Kill. This mode disables all Debug accesses. The part cannot be erased externally thus obviating the possibility of partial erasure by power interruption and potential malfunction and security leaks. This is an irrecvocable mode.

In addition, Row level Read/Write protection is also supported to prevent inadvertent Writes as well as selectively block Reads. Flash Read/Write/Erase operations are always available for internal code using system calls.

#### SRAM

SRAM memory is retained during Hibernate.

#### SROM

A supervisory ROM that contains boot and configuration routines is provided.

#### System Resources

#### Power System

The power system is described in detail in the section Power on page 11. It provides assurance that voltage levels are as required for each respective mode and either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (Brown-Out Detect (BOD)) or interrupts (Low Voltage Detect (LVD)). PSoC 4200 operates with a single external supply over the range of 1.71 V to 5.5 V and has five different power modes, transitions between which are managed by the power system. The PSoC 4200 provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes.

#### Clock System

The PSoC 4200 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur.

The clock system for PSoC 4200 consists of the IMO and the ILO internal oscillators and provision for an external clock.

#### Figure 1. PSoC 4200 MCU Clocking Architecture



The HFCLK signal can be divided down (see PSoC 4200 MCU Clocking Architecture) to generate synchronous clocks for the UDBs, and the analog and digital peripherals. There are a total of 12 clock dividers for PSoC 4200, each with 16-bit divide capability; this allows eight to be used for the fixed-function blocks and four for the UDBs. The analog clock leads the digital clocks to allow analog events to occur before digital clock-related noise is generated. The 16-bit capability allows a lot of flexibility in generating fine-grained frequency values and is fully supported in PSoC Creator. When UDB-generated Pulse Interrupts are used, SYSCLK must equal HFCLK.



# Opamp (CTBm Block)

PSoC 4200 has an opamp with Comparator mode which allow most common analog functions to be performed on-chip eliminating external components; PGAs, Voltage Buffers, Filters, Trans-Impedance Amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamp is designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering.

#### Temperature Sensor

PSoC 4200 has one on-chip temperature sensor This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value using Cypress supplied software that includes calibration and linearization.

#### Low-power Comparators

PSoC 4200 has a pair of low-power comparators, which can also operate in the Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator switch event.

### **Programmable Digital**

#### Universal Digital Blocks (UDBs) and Port Interfaces

PSoC 4200 has four UDBs; the UDB array also provides a switched Digital System Interconnect (DSI) fabric that allows signals from peripherals and ports to be routed to and through the UDBs for communication and control. The UDB array is shown in the following figure.



UDBs can be clocked from a clock divider block, from a port interface (required for peripherals such as SPI), and from the DSI network directly or after synchronization.

A port interface is defined, which acts as a register that can be clocked with the same source as the PLDs inside the UDB array. This allows faster operation because the inputs and outputs can be registered at the port interface close to the I/O pins and at the edge of the array. The port interface registers can be clocked by one of the I/Os from the same port. This allows interfaces such as SPI to operate at higher clock speeds by eliminating the delay for the port input to be routed over DSI and used to register other inputs (see Figure 4).

The UDBs can generate interrupts (one UDB at a time) to the interrupt controller. The UDBs retain the ability to connect to any pin on the chip through the DSI.



### Figure 4. Port Interface



# Fixed Function Digital

#### *Timer/Counter/PWM Block*

The Timer/Counter/PWM block consists of four 16-bit counters with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention.

#### Serial Communication Blocks (SCB)

PSoC 4200 has two SCBs, which can each implement an  $I^2C$ , UART, SPI, or LIN Slave interface.

**I<sup>2</sup>C Mode**: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. The FIFO mode is available in all channels and is very useful in the absence of DMA.

The I<sup>2</sup>C peripheral is compatible with the I<sup>2</sup>C Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes. The I<sup>2</sup>C bus uses open-drain drivers for clock and data with pull-up resistors on the bus for clock and data connected to all nodes. Required Rise and Fall times for different I<sup>2</sup>C speeds are guaranteed by using appropriate pull-up resistor values depending on V<sub>DD</sub>, Bus Capacitance, and resistor tolerance. For detailed information on how to calculate the optimum pull-up resistor value for your design, please refer to the UM10204 I<sup>2</sup>C bus specification and user manual, the newest revision is available at www.nxp.com.

PSoC 4200 is not completely compliant with the I<sup>2</sup>C spec in the following respects:

- GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.
- Fast-mode Plus has an I<sub>OL</sub> specification of 20 mA at a V<sub>OL</sub> of 0.4 V. The GPIO cells can sink a maximum of 8 mA I<sub>OL</sub> with a V<sub>OL</sub> maximum of 0.6 V.
- Fast-mode and Fast-mode Plus specify minimum Fall times, which are not met with the GPIO cell; Slow strong mode can help meet this spec depending on the Bus Load.
- When the SCB is an I<sup>2</sup>C Master, it interposes an IDLE state between NACK and Repeated Start; the I<sup>2</sup>C spec defines Bus free as following a Stop condition so other Active Masters do

not intervene but a Master that has just become activated may start an Arbitration cycle.

When the SCB is in I<sup>2</sup>C Slave mode, and Address Match on External Clock is enabled (EC\_AM = 1) along with operation in the internally clocked mode (EC\_OP = 0), then its I<sup>2</sup>C address must be even.

**UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. Note that hardware handshaking is not supported. This is not commonly used and can be implemented with a UDB-based UART in the system, if required.

**SPI Mode**: The SPI mode supports full Motorola SPI, TI SSP (essentially adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO and also supports an EzSPI mode in which data interchange is reduced to reading and writing an array in memory.

**LIN Slave Mode**: The LIN Slave mode uses the SCB hardware block and implements a full LIN slave interface. This LIN slave is compliant with LIN v1.3 and LIN v2.1/2.2 specification standards. It is certified by C&S GmbH based on the standard protocol and data link layer conformance tests. LIN slave can be operated at baud rates of up to ~20 Kbps with a maximum of 40-meter cable length. PSoC Creator software supports up to two LIN slave interfaces in the PSoC 4 device, providing built-in application programming interfaces (APIs) based on the LIN specification standard.

### GPIO

PSoC 4200 has 24 GPIOs. The GPIO block implements the following:

- Eight drive strength modes:
  - Analog input mode (input and output buffers disabled)
     Input only

  - □ Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - □ Open drain with strong pull-down
  - Open drain with strong pull-up
  - Strong pull-up with strong pull-down
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes.
- Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode and Hibernate modes).
- Selectable slew rates for dV/dt related noise control to improve EMI.



The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity (these signals do not go through the DSI network). DSI signals are not affected by this and any pin may be routed to any UDB through the DSI network.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves.

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4200).

#### **Special Function Peripherals**

#### LCD Segment Drive

PSoC 4200 has an LCD controller which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM.

Digital correlation pertains to modulating the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port).

#### CapSense

CapSense is supported on all pins in PSoC 4200 through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CapSense block to make it easy for the user.

Shield voltage can be driven on another Mux Bus to provide water tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input.

The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used.(both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available).



VSSA: Analog ground pin where package pins allow; shorted to VSS otherwise

VSS: Ground pin.

**VCCD**: Regulated Digital supply (1.8 V ±5%).

Port Pins can all be used as LCD Commons, LCD Segment drivers, or CSD sense and shield pins can be connected to AMUXBUS A or B or can all be used as GPIO pins that can be driven by firmware or DSI signals.

The following package is supported: 28-pin SSOP.



Figure 5. 28-pin SSOP pinout



# Power

The following power system diagram shows the minimum set of power supply pins as implemented for PSoC 4200. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the  $V_{DDA}$  input. There are separate regulators for the Deep Sleep and Hibernate (lowered power supply and retention) modes. There is a separate low-noise regulator for the bandgap. The supply voltage range is 1.71 to 5.5 V with all functions and circuits operating over that range.

#### Figure 6. PSoC 4 Power Supply



The PSoC 4200 family allows two distinct modes of power supply operation: Unregulated External Supply, and Regulated External Supply modes.

### Unregulated External Supply

In this mode, the PSoC 4200 is powered by an External Power Supply that can be anywhere in the range of 1.8 to 5.5V. This range is also designed for battery-powered operation, for instance, the chip can be powered from a battery system that starts at 3.5V and works down to 1.8V. In this mode, the internal regulator of the PSoC 4200 supplies the internal logic and the VCCD output of the PSoC 4200 must be bypassed to ground via an external Capacitor (in the range of 1 to 1.6  $\mu$ F; X5R ceramic or better).

Bypass capacitors must be used from VDDD to ground, typical practice for systems in this frequency range is to use a capacitor in the 1  $\mu$ F range in parallel with a smaller capacitor (0.1  $\mu$ F for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the Bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

| Table 1. | Example | of a | bypass | scheme |
|----------|---------|------|--------|--------|
|----------|---------|------|--------|--------|

| Power Supply           | Bypass Capacitors                                                                                                                    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| VDDD-VSS               | 0.1 $\mu$ F ceramic capacitor (C2) plus bulk<br>capacitor 1 to 10 $\mu$ F (C1). Total Capacitance<br>may be greater than 10 $\mu$ F. |
| VCCD-VSS               | 1 $\mu$ F ceramic capacitor at the VCCD pin (C3)                                                                                     |
| VREF–VSS<br>(optional) | The internal bandgap may be bypassed with a 1 $\mu$ F to 10 $\mu$ F capacitor. Total capacitance may be greater than 10 $\mu$ F.     |





# **Regulated External Supply**

In this mode, PSoC 4200 is powered by an external power supply that must be within the range of 1.71 to 1.89 V ( $1.8 \pm 5\%$ ); note that this range needs to include power supply ripple too. In this mode, VCCD, and VDDD pins are all shorted together and bypassed. The internal regulator is disabled in firmware.



### Table 3. DC Specifications (continued)

| Spec ID#     | Parameter                     | Description                                                 | Min | Тур | Max  | Units | Details/<br>Conditions                |
|--------------|-------------------------------|-------------------------------------------------------------|-----|-----|------|-------|---------------------------------------|
| SID25A       | I <sub>DD20A</sub>            | I <sup>2</sup> C wakeup, WDT, and Comparators on.<br>12 MHz | -   | 1.7 | 2.2  | mA    | V <sub>DD</sub> = 1.71 V to<br>5.5 V  |
| Deep Sleep N | Mode, V <sub>DD</sub> = 1.8   | V to 3.6V (Regulator on)                                    |     |     | •    |       |                                       |
| SID31        | I <sub>DD26</sub>             | I <sup>2</sup> C wakeup and WDT on                          | _   | 1.3 | -    | μA    | T = 25 °C                             |
| SID32        | I <sub>DD27</sub>             | I <sup>2</sup> C wakeup and WDT on                          | -   | -   | 45   | μA    | T = 85 °C                             |
| Deep Sleep N | Mode, V <sub>DD</sub> = 3.6   | V to 5.5 V                                                  |     |     |      |       |                                       |
| SID34        | I <sub>DD29</sub>             | I <sup>2</sup> C wakeup and WDT on                          | -   | 1.5 | 15   | μA    | Typ at 25 °C<br>Max at 85 °C          |
| Deep Sleep N | Node, V <sub>DD</sub> = 1.71  | V to 1.89 V (Regulator bypassed)                            |     |     |      |       |                                       |
| SID37        | I <sub>DD32</sub>             | I <sup>2</sup> C wakeup and WDT on                          | -   | 1.7 | -    | μA    | T = 25 °C                             |
| SID38        | I <sub>DD33</sub>             | I <sup>2</sup> C wakeup and WDT on                          | -   | -   | 60   | μA    | T = 85 °C                             |
| Deep Sleep N | /lode, +105 °C                |                                                             |     |     | •    |       |                                       |
| SID33Q       | I <sub>DD28Q</sub>            | I <sup>2</sup> C wakeup and WDT on. Regulator Off.          | -   | -   | 135  | μA    | V <sub>DD</sub> = 1.71 V to<br>1.89 V |
| SID34Q       | I <sub>DD29Q</sub>            | I <sup>2</sup> C wakeup and WDT on                          | -   | -   | 180  | μA    | V <sub>DD</sub> = 1.8 V to<br>3.6 V   |
| SID35Q       | I <sub>DD30Q</sub>            | I <sup>2</sup> C wakeup and WDT on                          | -   | -   | 140  | μA    | V <sub>DD</sub> = 3.6 V to<br>5.5 V   |
| Hibernate Mo | ode, V <sub>DD</sub> = 1.8 V  | to 3.6 V (Regulator on)                                     |     |     | •    |       |                                       |
| SID40        | I <sub>DD35</sub>             | GPIO & Reset active                                         | _   | 150 | -    | nA    | T = 25 °C                             |
| SID41        | I <sub>DD36</sub>             | GPIO & Reset active                                         | -   | -   | 1000 | nA    | T = 85 °C                             |
| Hibernate Mo | ode, V <sub>DD</sub> = 3.6 V  | to 5.5 V                                                    |     |     | •    | •     |                                       |
| SID43        | I <sub>DD38</sub>             | GPIO & Reset active                                         | _   | 150 | -    | nA    | T = 25 °C                             |
| Hibernate Mo | ode, V <sub>DD</sub> = 1.71 V | V to 1.89 V (Regulator bypassed)                            |     |     | •    |       | •                                     |
| SID46        | I <sub>DD41</sub>             | GPIO & Reset active                                         | -   | 150 | -    | nA    | T = 25 °C                             |
| SID47        | I <sub>DD42</sub>             | GPIO & Reset active                                         | -   | -   | 1000 | nA    | T = 85 °C                             |
| Hibernate Mo | ode, +105 °C                  | •                                                           |     |     | •    |       |                                       |
| SID42Q       | I <sub>DD37Q</sub>            | Regulator Off                                               | -   | -   | 19.4 | μA    | V <sub>DD</sub> = 1.71 V to<br>1.89 V |
| SID43Q       | I <sub>DD38Q</sub>            |                                                             | -   | -   | 17   | μA    | V <sub>DD</sub> = 1.8 V to<br>3.6 V   |
| SID44Q       | I <sub>DD39Q</sub>            |                                                             | -   | -   | 16   | μA    | V <sub>DD</sub> = 3.6 V to<br>5.5 V   |
| Stop Mode    | •                             |                                                             |     |     |      | •     |                                       |
| SID304       | I <sub>DD43A</sub>            | Stop Mode current; $V_{DD}$ = 3.3 V                         | -   | 20  | 80   | nA    | Typ at 25 °C<br>Max at 85 °C          |
|              |                               | Stop Mode current; V <sub>DD</sub> = 5.5 V                  | _   | 20  | 750  | nA    | Typ at 25 °C<br>Max at 85 °C          |
| Stop Mode, + | -105 °C                       |                                                             |     |     | •    |       |                                       |
| SID304Q      | I <sub>DD43AQ</sub>           | Stop Mode current; V <sub>DD</sub> = 3.6 V                  | _   | _   | 5645 | nA    |                                       |
| XRES curren  |                               |                                                             |     |     | •    |       |                                       |
| SID307       | I <sub>DD_XR</sub>            | Supply current while XRES asserted                          | _   | 2   | 5    | mA    |                                       |



### Table 4. AC Specifications

| Spec ID# | Parameter               | Description                          | Min | Тур | Max | Units | Details/<br>Conditions                           |
|----------|-------------------------|--------------------------------------|-----|-----|-----|-------|--------------------------------------------------|
| SID48    | F <sub>CPU</sub>        | CPU frequency                        | DC  | -   | 48  | MHz   | $1.71 \leq V_{DD} \leq 5.5$                      |
| SID49    | T <sub>SLEEP</sub>      | Wakeup from sleep mode               | -   | 0   | -   | μs    | Guaranteed by<br>characterization                |
| SID50    | T <sub>DEEPSLEEP</sub>  | Wakeup from Deep Sleep mode          | -   | _   | 25  | μs    | 24-MHz IMO.<br>Guaranteed by<br>characterization |
| SID51    | T <sub>HIBERNATE</sub>  | Wakeup from Hibernate and Stop modes | -   | -   | 2   | ms    | Guaranteed by characterization                   |
| SID52    | T <sub>RESETWIDTH</sub> | External reset pulse width           | 1   | _   | _   | μs    | Guaranteed by characterization                   |

GPIO

# Table 5. GPIO DC Specifications

| Spec ID# | Parameter                      | Description                                             | Min                     | Тур | Мах                  | Units | Details/<br>Conditions                                            |
|----------|--------------------------------|---------------------------------------------------------|-------------------------|-----|----------------------|-------|-------------------------------------------------------------------|
| SID57    | V <sub>IH</sub> <sup>[2]</sup> | Input voltage high threshold                            | $0.7 \times V_{DDD}$    |     | -                    | V     | CMOS Input                                                        |
| SID58    | V <sub>IL</sub>                | Input voltage low threshold                             | -                       | Ι   | $0.3 \times V_{DDD}$ | V     | CMOS Input                                                        |
| SID241   | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V                   | 0.7× V <sub>DDD</sub>   | I   | -                    | V     |                                                                   |
| SID242   | V <sub>IL</sub>                | LVTTL input, V <sub>DDD</sub> < 2.7 V                   | -                       | Ι   | $0.3 \times V_{DDD}$ | V     |                                                                   |
| SID243   | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, $V_{DDD} \ge 2.7 V$                        | 2.0                     | Ι   | -                    | V     |                                                                   |
| SID244   | V <sub>IL</sub>                | LVTTL input, $V_{DDD} \ge 2.7 V$                        | -                       | I   | 0.8                  | V     |                                                                   |
| SID59    | V <sub>OH</sub>                | Output voltage high level                               | V <sub>DDD</sub> –0.6   | Ι   | -                    | V     | I <sub>OH</sub> = 4 mA at<br>3 V V <sub>DDD</sub>                 |
| SID60    | V <sub>OH</sub>                | Output voltage high level                               | V <sub>DDD</sub> –0.5   | Ι   | -                    | V     | I <sub>OH</sub> = 1 mA at<br>1.8 V V <sub>DDD</sub>               |
| SID61    | V <sub>OL</sub>                | Output voltage low level                                | -                       | -   | 0.6                  | V     | I <sub>OL</sub> = 4 mA at<br>1.8 V V <sub>DDD</sub>               |
| SID62    | V <sub>OL</sub>                | Output voltage low level                                | -                       | Ι   | 0.6                  | V     | I <sub>OL</sub> = 8 mA at<br>3 V V <sub>DDD</sub>                 |
| SID62A   | V <sub>OL</sub>                | Output voltage low level                                | -                       | Ι   | 0.4                  | V     | I <sub>OL</sub> = 3 mA at<br>3 V V <sub>DDD</sub>                 |
| SID63    | R <sub>PULLUP</sub>            | Pull-up resistor                                        | 3.5                     | 5.6 | 8.5                  | kΩ    |                                                                   |
| SID64    | R <sub>PULLDOWN</sub>          | Pull-down resistor                                      | 3.5                     | 5.6 | 8.5                  | kΩ    |                                                                   |
| SID65    | IIL                            | Input leakage current (absolute value)                  | -                       | Ι   | 2                    | nA    | 25 °C, V <sub>DDD</sub> =<br>3.0 V                                |
| SID65A   | I <sub>IL_CTBM</sub>           | Input leakage current (absolute value) for<br>CTBM pins | -                       | -   | 4                    | nA    |                                                                   |
| SID66    | C <sub>IN</sub>                | Input capacitance                                       | -                       | -   | 7                    | pF    |                                                                   |
| SID67    | V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                                  | 25                      | 40  | -                    | mV    | $V_{DDD} \ge 2.7 \text{ V.}$<br>Guaranteed by<br>characterization |
| SID68    | V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                                   | 0.05 × V <sub>DDD</sub> | _   | -                    | mV    | Guaranteed by characterization                                    |
| SID69    | I <sub>DIODE</sub>             | Current through protection diode to $V_{DD}\!/\!V_{SS}$ | -                       | I   | 100                  | μA    | Guaranteed by characterization                                    |
| SID69A   | I <sub>TOT_GPIO</sub>          | Maximum Total Source or Sink Chip Current               | -                       | _   | 200                  | mA    | Guaranteed by characterization                                    |



### Table 6. GPIO AC Specifications

(Guaranteed by Characterization)

| Spec ID# | Parameter            | Description                                                                 | Min | Тур | Max  | Units | Details/<br>Conditions                     |
|----------|----------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------|
| SID70    | T <sub>RISEF</sub>   | Rise time in fast strong mode                                               | 2   | -   | 12   | ns    | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID71    | T <sub>FALLF</sub>   | Fall time in fast strong mode                                               | 2   | -   | 12   | ns    | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID72    | T <sub>RISES</sub>   | Rise time in slow strong mode                                               | 10  | -   | 60   |       | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID73    | T <sub>FALLS</sub>   | Fall time in slow strong mode                                               | 10  | -   | 60   |       | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF  |
| SID74    | F <sub>GPIOUT1</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode.     | _   | -   | 33   | MHz   | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle |
| SID75    | F <sub>GPIOUT2</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Fast strong mode.     | -   | -   | 16.7 | MHz   | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle |
| SID76    | F <sub>GPIOUT3</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode.     | _   | -   | 7    | MHz   | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle |
| SID245   | F <sub>GPIOUT4</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Slow strong mode.     | _   | -   | 3.5  | MHz   | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency; 1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | _   | -   | 48   | MHz   | 90/10% V <sub>IO</sub>                     |

#### XRES

### Table 7. XRES DC Specifications

| Spec ID# | Parameter            | Description                                          | Min                       | Тур | Max                       | Units | Details/<br>Conditions         |
|----------|----------------------|------------------------------------------------------|---------------------------|-----|---------------------------|-------|--------------------------------|
| SID77    | V <sub>IH</sub>      | Input voltage high threshold                         | 0.7 ×<br>V <sub>DDD</sub> | -   | -                         | V     | CMOS Input                     |
| SID78    | V <sub>IL</sub>      | Input voltage low threshold                          | -                         | -   | 0.3 ×<br>V <sub>DDD</sub> | V     | CMOS Input                     |
| SID79    | R <sub>PULLUP</sub>  | Pull-up resistor                                     | 3.5                       | 5.6 | 8.5                       | kΩ    |                                |
| SID80    | C <sub>IN</sub>      | Input capacitance                                    | -                         | 3   | -                         | pF    |                                |
| SID81    | V <sub>HYSXRES</sub> | Input voltage hysteresis                             | -                         | 100 | -                         | mV    | Guaranteed by characterization |
| SID82    | I <sub>DIODE</sub>   | Current through protection diode to $V_{DDD}/V_{SS}$ | -                         | -   | 100                       | μA    | Guaranteed by characterization |

### Table 8. XRES AC Specifications

| Spec ID# | Parameter               | Description       | Min | Тур | Мах | Units | Details/<br>Conditions         |
|----------|-------------------------|-------------------|-----|-----|-----|-------|--------------------------------|
| SID83    | T <sub>RESETWIDTH</sub> | Reset pulse width | 1   | -   | -   | μs    | Guaranteed by characterization |



### Table 11. Comparator AC Specifications

(Guaranteed by Characterization)

| Spec ID# | Parameter          | Description                                                                                                                           | Min | Тур | Max | Units | Details/Conditions |
|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID91    | T <sub>RESP1</sub> | Response time, normal mode                                                                                                            | -   | _   | 110 | ns    | 50 mV overdrive    |
| SID258   | T <sub>RESP2</sub> | Response time, low power mode                                                                                                         | -   | -   | 200 | ns    | 50 mV overdrive    |
| SID92    | T <sub>RESP3</sub> | Response time, ultra low power mode<br>( $V_{DDD} \ge 2.2 \text{ V}$ for Temp < 0 °C,<br>$V_{DDD} \ge 1.8 \text{ V}$ for Temp > 0 °C) | -   | -   | 15  | μs    | 200 mV overdrive   |

#### Temperature Sensor

### Table 12. Temperature Sensor Specifications

| Spec ID# | Parameter            | Description                 | Min | Тур | Max | Units | Details/Conditions |
|----------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------|
| SID93    | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1  | +5  | °C    | –40 to +85 °C      |

### SAR ADC

#### Table 13. SAR ADC DC Specifications

| Spec ID# | Parameter | Description                        | Min             | Тур | Max              | Units | Details/Conditions                                                       |
|----------|-----------|------------------------------------|-----------------|-----|------------------|-------|--------------------------------------------------------------------------|
| SID94    | A_RES     | Resolution                         | -               | -   | 12               | bits  |                                                                          |
| SID95    | A_CHNIS_S | Number of channels - single ended  | -               | -   | 8                |       | 8 full speed                                                             |
| SID96    | A-CHNKS_D | Number of channels - differential  | -               | -   | 4                |       | Diff inputs use<br>neighboring I/O                                       |
| SID97    | A-MONO    | Monotonicity                       | -               | -   | _                |       | Yes. Based on<br>characterization                                        |
| SID98    | A_GAINERR | Gain error                         | -               | _   | ±0.1             | %     | With external<br>reference.<br>Guaranteed by<br>characterization         |
| SID99    | A_OFFSET  | Input offset voltage               | -               | -   | 2                | mV    | Measured with 1-V<br>V <sub>REF.</sub> Guaranteed by<br>characterization |
| SID100   | A_ISAR    | Current consumption                | -               | -   | 1                | mA    |                                                                          |
| SID101   | A_VINS    | Input voltage range - single ended | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                         |
| SID102   | A_VIND    | Input voltage range - differential | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | Based on device characterization                                         |
| SID103   | A_INRES   | Input resistance                   | -               | -   | 2.2              | KΩ    | Based on device characterization                                         |
| SID104   | A_INCAP   | Input capacitance                  | -               | -   | 10               | pF    | Based on device characterization                                         |



#### LCD Direct Drive

### Table 19. LCD Direct Drive DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter             | Description                                        | Min | Тур | Max  | Units | Details/Conditions                     |
|---------|-----------------------|----------------------------------------------------|-----|-----|------|-------|----------------------------------------|
| SID154  | ILCDLOW               | Operating current in low power mode                | _   | 5   | -    | μA    | 16 × 4 small segment<br>disp. at 50 Hz |
| SID155  | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver          | -   | 500 | 5000 | pF    | Guaranteed by Design                   |
| SID156  | LCD <sub>OFFSET</sub> | Long-term segment offset                           | -   | 20  | -    | mV    |                                        |
| SID157  | I <sub>LCDOP1</sub>   | PWM Mode current. 5-V bias.<br>24-MHz IMO. 25 °C   | -   | 0.6 | -    | mA    | 32 × 4 segments.<br>50 Hz              |
| SID158  | I <sub>LCDOP2</sub>   | PWM Mode current. 3.3-V bias.<br>24-MHz IMO. 25 °C | -   | 0.5 | _    | mA    | 32 × 4 segments.<br>50 Hz              |

### Table 20. LCD Direct Drive AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    |                    |

### Table 21. Fixed UART DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter          | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 Kbits/sec  | -   | -   | 55  | μA    |                    |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 Kbits/sec | -   | -   | 312 | μA    |                    |

### Table 22. Fixed UART AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units |
|---------|-------------------|-------------|-----|-----|-----|-------|
| SID162  | F <sub>UART</sub> | Bit rate    | -   | -   | 1   | Mbps  |



### SPI Specifications

### Table 23. Fixed SPI DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter Description |                                          | Min | Тур | Max | Units |
|---------|-----------------------|------------------------------------------|-----|-----|-----|-------|
| SID163  | I <sub>SPI1</sub>     | Block current consumption at 1 Mbits/sec | -   | -   | 360 | μA    |
| SID164  | I <sub>SPI2</sub>     | Block current consumption at 4 Mbits/sec | -   | -   | 560 | μA    |
| SID165  | I <sub>SPI3</sub>     | Block current consumption at 8 Mbits/sec | -   | -   | 600 | μA    |

#### Table 24. Fixed SPI AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter | Description                                       | Min | Тур | Max | Units |
|---------|-----------|---------------------------------------------------|-----|-----|-----|-------|
| SID166  | 011       | SPI operating frequency (master; 6X oversampling) | -   | 1   | 8   | MHz   |

#### Table 25. Fixed SPI Master mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                                                  | Min | Тур | Max | Units |
|---------|------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|
| SID167  | T <sub>DMO</sub> | MOSI valid after Sclock driving edge                                         | -   | -   | 15  | ns    |
| SID168  | T <sub>DSI</sub> | MISO valid before Sclock capturing edge. Full clock, late MISO Sampling used | 20  | _   | _   | ns    |
| SID169  | T <sub>HMO</sub> | Previous MOSI data hold time with respect to capturing edge at Slave         | 0   | _   | _   | ns    |

### Table 26. Fixed SPI Slave mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                                | Min | Тур | Max                 | Units | Details/Conditions |
|---------|----------------------|------------------------------------------------------------|-----|-----|---------------------|-------|--------------------|
| SID170  | T <sub>DMI</sub>     | MOSI valid before Sclock<br>capturing edge                 | 40  | -   | -                   | ns    |                    |
| SID171  | T <sub>DSO</sub>     | MISO valid after Sclock driving<br>edge                    | _   | -   | 42 + 3 ×<br>Tscbclk | ns    |                    |
| SID171A | T <sub>DSO_ext</sub> | MISO valid after Sclock driving<br>edge in Ext. Clock mode | _   | -   | 48                  | ns    |                    |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                               | 0   | -   | _                   | ns    |                    |
| SID172A | T <sub>SSELSCK</sub> | SSEL Valid to first SCK Valid edge                         | 100 | -   | _                   | ns    |                    |



### Memory

#### Table 27. Flash DC Specifications

| Spec ID | Parameter       | Description               | Min  | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-----------------|---------------------------|------|-----|-----|-------|---------------------------|
| SID173  | V <sub>PE</sub> | Erase and program voltage | 1.71 | Ι   | 5.5 | V     |                           |

#### Table 28. Flash AC Specifications

| Spec ID | Parameter                              | Description                                                                                    | Min   | Тур | Max | Units   | Details/Conditions                                                      |
|---------|----------------------------------------|------------------------------------------------------------------------------------------------|-------|-----|-----|---------|-------------------------------------------------------------------------|
| SID174  | T <sub>ROWWRITE</sub> <sup>[3]</sup>   | Row (block) write time (erase and program)                                                     | -     | _   | 20  | ms      | Row (block) =<br>128 bytes.<br>–40 °C ≤ T <sub>A</sub> ≤ 85 °C          |
|         |                                        |                                                                                                | -     | _   | 26  | ms      | Row (block) =<br>128 bytes. $-40 \text{ °C} \le T_A \le 105 \text{ °C}$ |
| SID175  | T <sub>ROWERASE</sub> <sup>[3]</sup>   | Row erase time                                                                                 | -     | -   | 13  | ms      |                                                                         |
| SID176  | T <sub>ROWPROGRAM</sub> <sup>[3]</sup> | Row program time after erase                                                                   | -     | -   | 7   | ms      | $-40~^\circ C \leq T_A \leq 85~^\circ C$                                |
|         |                                        |                                                                                                | -     | -   | 13  | ms      | $-40~^\circ C \leq ~T_A~\leq~105~^\circ C$                              |
| SID178  | T <sub>BULKERASE</sub> <sup>[3]</sup>  | Bulk erase time (32 KB)                                                                        | -     | -   | 35  | ms      |                                                                         |
| SID180  | T <sub>DEVPROG</sub> <sup>[3]</sup>    | Total device program time                                                                      | -     | _   | 7   | seconds | Guaranteed by characterization                                          |
| SID181  | F <sub>END</sub>                       | Flash endurance                                                                                | 100 K | _   | _   | cycles  | Guaranteed by characterization                                          |
| SID182  | F <sub>RET</sub>                       | Flash retention. $T_A \le 55 \degree$ C, 100 K P/E cycles                                      | 20    | _   | _   | years   | Guaranteed by characterization                                          |
| SID182A |                                        | Flash retention. $T_A \le 85 \text{ °C}$ , 10 K P/E cycles                                     | 10    | -   | _   | years   | Guaranteed by characterization                                          |
| SID182B | F <sub>RETQ</sub>                      | Flash retention. $T_A \le 105$ °C, 10K<br>P/E cycles,<br>$\le$ three years at $T_A \ge 85$ °C. | 10    | 20  | _   |         | Guaranteed by characterization.                                         |

Note

It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



## **System Resources**

Power-on-Reset (POR) with Brown Out

### Table 29. Imprecise Power On Reset (PRES)

| Spec ID | Parameter             | Description          | Min  | Тур | Max  | Units | Details/Conditions                  |
|---------|-----------------------|----------------------|------|-----|------|-------|-------------------------------------|
| SID185  | V <sub>RISEIPOR</sub> | Rising trip voltage  | 0.80 | _   | 1.45 | V     | Guaranteed by charac-<br>terization |
| SID186  | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | _   | 1.4  | V     | Guaranteed by charac-<br>terization |
| SID187  | V <sub>IPORHYST</sub> | Hysteresis           | 15   | _   | 200  | mV    | Guaranteed by charac-<br>terization |

### Table 30. Precise Power On Reset (POR)

| Spec ID | Parameter              | Description                                | Min  | Тур | Max | Units  | Details/Conditions                                                                                   |
|---------|------------------------|--------------------------------------------|------|-----|-----|--------|------------------------------------------------------------------------------------------------------|
| SID190  | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.64 | _   | _   |        | Full functionality<br>between 1.71 V and<br>BOD trip voltage is<br>guaranteed by<br>characterization |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.4  | -   | _   | V      | Guaranteed by characterization                                                                       |
| BID55   | Svdd                   | Maximum power supply ramp rate             | _    | _   | 67  | kV/sec |                                                                                                      |

Voltage Monitors

# Table 31. Voltage Monitors DC Specifications

| Spec ID | Parameter          | Description              | Min  | Тур  | Max  | Units | Details/Conditions             |
|---------|--------------------|--------------------------|------|------|------|-------|--------------------------------|
| SID195  | V <sub>LVI1</sub>  | LVI_A/D_SEL[3:0] = 0000b | 1.71 | 1.75 | 1.79 | V     |                                |
| SID196  | V <sub>LVI2</sub>  | LVI_A/D_SEL[3:0] = 0001b | 1.76 | 1.80 | 1.85 | V     |                                |
| SID197  | V <sub>LVI3</sub>  | LVI_A/D_SEL[3:0] = 0010b | 1.85 | 1.90 | 1.95 | V     |                                |
| SID198  | V <sub>LVI4</sub>  | LVI_A/D_SEL[3:0] = 0011b | 1.95 | 2.00 | 2.05 | V     |                                |
| SID199  | V <sub>LVI5</sub>  | LVI_A/D_SEL[3:0] = 0100b | 2.05 | 2.10 | 2.15 | V     |                                |
| SID200  | V <sub>LVI6</sub>  | LVI_A/D_SEL[3:0] = 0101b | 2.15 | 2.20 | 2.26 | V     |                                |
| SID201  | V <sub>LVI7</sub>  | LVI_A/D_SEL[3:0] = 0110b | 2.24 | 2.30 | 2.36 | V     |                                |
| SID202  | V <sub>LVI8</sub>  | LVI_A/D_SEL[3:0] = 0111b | 2.34 | 2.40 | 2.46 | V     |                                |
| SID203  | V <sub>LVI9</sub>  | LVI_A/D_SEL[3:0] = 1000b | 2.44 | 2.50 | 2.56 | V     |                                |
| SID204  | V <sub>LVI10</sub> | LVI_A/D_SEL[3:0] = 1001b | 2.54 | 2.60 | 2.67 | V     |                                |
| SID205  | V <sub>LVI11</sub> | LVI_A/D_SEL[3:0] = 1010b | 2.63 | 2.70 | 2.77 | V     |                                |
| SID206  | V <sub>LVI12</sub> | LVI_A/D_SEL[3:0] = 1011b | 2.73 | 2.80 | 2.87 | V     |                                |
| SID207  | V <sub>LVI13</sub> | LVI_A/D_SEL[3:0] = 1100b | 2.83 | 2.90 | 2.97 | V     |                                |
| SID208  | V <sub>LVI14</sub> | LVI_A/D_SEL[3:0] = 1101b | 2.93 | 3.00 | 3.08 | V     |                                |
| SID209  | V <sub>LVI15</sub> | LVI_A/D_SEL[3:0] = 1110b | 3.12 | 3.20 | 3.28 | V     |                                |
| SID210  | V <sub>LVI16</sub> | LVI_A/D_SEL[3:0] = 1111b | 4.39 | 4.50 | 4.61 | V     |                                |
| SID211  | LVI_IDD            | Block current            | -    | -    | 100  | μA    | Guaranteed by characterization |



### Table 32. Voltage Monitors AC Specifications

| Spec ID | Parameter            | Description               | Min | Тур | Max | Units | Details/Conditions             |
|---------|----------------------|---------------------------|-----|-----|-----|-------|--------------------------------|
| SID212  | T <sub>MONTRIP</sub> | Voltage monitor trip time | 1   | Ι   | 1   | μs    | Guaranteed by characterization |

SWD Interface

#### Table 33. SWD Interface Specifications

| Spec ID | Parameter    | Description                                            | Min    | Тур | Max   | Units | Details/Conditions                  |
|---------|--------------|--------------------------------------------------------|--------|-----|-------|-------|-------------------------------------|
| SID213  | F_SWDCLK1    | $3.3~V \le V_{DD} \le 5.5~V$                           | _      | _   | 14    | MHz   | SWDCLK ≤ 1/3 CPU<br>clock frequency |
| SID214  | F_SWDCLK2    | $1.71 \text{ V} \leq \text{V}_{DD} \leq 3.3 \text{ V}$ | _      | _   | 7     | MHz   | SWDCLK ≤ 1/3 CPU<br>clock frequency |
| SID215  | T_SWDI_SETUP | T = 1/f SWDCLK                                         | 0.25*T | _   | _     | ns    | Guaranteed by characterization      |
| SID216  | T_SWDI_HOLD  | T = 1/f SWDCLK                                         | 0.25*T | _   | _     | ns    | Guaranteed by characterization      |
| SID217  | T_SWDO_VALID | T = 1/f SWDCLK                                         | _      | _   | 0.5*T | ns    | Guaranteed by characterization      |
| SID217A | T_SWDO_HOLD  | T = 1/f SWDCLK                                         | 1      | -   | _     | ns    | Guaranteed by characterization      |

Internal Main Oscillator

# Table 34. IMO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max  | Units | <b>Details/Conditions</b> |
|---------|-------------------|---------------------------------|-----|-----|------|-------|---------------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _   | _   | 1000 | μA    |                           |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _   | -   | 325  | μA    |                           |
| SID220  | I <sub>IMO3</sub> | IMO operating current at 12 MHz | -   | -   | 225  | μA    |                           |
| SID221  | I <sub>IMO4</sub> | IMO operating current at 6 MHz  | _   | -   | 180  | μA    |                           |
| SID222  | I <sub>IMO5</sub> | IMO operating current at 3 MHz  | _   | Ι   | 150  | μA    |                           |

### Table 35. IMO AC Specifications

| Spec ID | Parameter               | Description                          | Min | Тур | Max | Units | Details/Conditions                                                     |
|---------|-------------------------|--------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation from 3 to 48 MHz | -   | -   | ±2  |       | <u>+</u> 3% if T <sub>A</sub> > 85 °C and<br>IMO frequency <<br>24 MHz |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                     | _   | -   | 12  | μs    |                                                                        |
| SID227  | T <sub>JITRMSIMO1</sub> | RMS Jitter at 3 MHz                  | _   | 156 | -   | ps    |                                                                        |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS Jitter at 24 MHz                 | -   | 145 | -   | ps    |                                                                        |
| SID229  | T <sub>JITRMSIMO3</sub> | RMS Jitter at 48 MHz                 | -   | 139 | -   | ps    |                                                                        |





#### Figure 8. 28-pin SSOP (210 Mils) Package Outline, 51-85079



# Acronyms

#### Table 47. Acronyms Used in this Document

| Acronym | Description                                                                                           |
|---------|-------------------------------------------------------------------------------------------------------|
| abus    | analog local bus                                                                                      |
| ADC     | analog-to-digital converter                                                                           |
| AG      | analog global                                                                                         |
| АНВ     | AMBA (advanced microcontroller bus<br>architecture) high-performance bus, an ARM data<br>transfer bus |
| ALU     | arithmetic logic unit                                                                                 |
| AMUXBUS | analog multiplexer bus                                                                                |
| API     | application programming interface                                                                     |
| APSR    | application program status register                                                                   |
| ARM®    | advanced RISC machine, a CPU architecture                                                             |
| ATM     | automatic thump mode                                                                                  |
| BW      | bandwidth                                                                                             |
| CAN     | Controller Area Network, a communications protocol                                                    |
| CMRR    | common-mode rejection ratio                                                                           |
| CPU     | central processing unit                                                                               |
| CRC     | cyclic redundancy check, an error-checking protocol                                                   |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                      |
| DFB     | digital filter block                                                                                  |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                       |
| DMIPS   | Dhrystone million instructions per second                                                             |
| DMA     | direct memory access, see also TD                                                                     |
| DNL     | differential nonlinearity, see also INL                                                               |
| DNU     | do not use                                                                                            |
| DR      | port write data registers                                                                             |
| DSI     | digital system interconnect                                                                           |
| DWT     | data watchpoint and trace                                                                             |
| ECC     | error correcting code                                                                                 |
| ECO     | external crystal oscillator                                                                           |
| EEPROM  | electrically erasable programmable read-only memory                                                   |
| EMI     | electromagnetic interference                                                                          |
| EMIF    | external memory interface                                                                             |
| EOC     | end of conversion                                                                                     |
| EOF     | end of frame                                                                                          |
| EPSR    | execution program status register                                                                     |
| ESD     | electrostatic discharge                                                                               |

| AcronymDescriptionETMembedded trace macrocellFIRfinite impulse response, see also IIRFPBflash patch and breakpointFSfull-speedGPIOgeneral-purpose input/output, applies to a PSoCpinhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI²C, or IICInter-Integrated Circuit, a communicationsprotocolinternal now-speed oscillator, see also IMOIMOinternal low-speed oscillator, see also IMOIMOinternal nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage interrupt, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNVICnested vectored interruptNRZnon-return-to-zeroNVICnested vectored interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifi                                                                                                                                | Table 47. A              | cronyms Used in this Document (continued)    |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------|--|--|--|--|
| FIR       finite impulse response, see also IIR         FPB       flash patch and breakpoint         FS       full-speed         GPIO       general-purpose input/output, applies to a PSoC pin         HVI       high-voltage interrupt, see also LVI, LVD         IC       integrated circuit         IDAC       current DAC, see also DAC, VDAC         IDE       integrated development environment         I <sup>2</sup> C, or IIC       Inter-Integrated Circuit, a communications protocol         IIR       infinite impulse response, see also FIR         ILO       internal nain oscillator, see also IMO         IMO       internal main oscillator, see also INO         INO       internal main oscillator, see also INO         INO       interrupt request oscillator, see also OPIO, DIO, SIO, USBIO         IPOR       initial power-on reset         IPSR       interrupt request         ITM       instrumentation trace macrocell         LCD       liquid crystal display         LIN       Local Interconnect Network, a communications protocol.         LR       link register         LUT       low-voltage detect, see also LVI         LVI       low-voltage interrupt, see also HVI         LVTTL       low-voltage transistor-transistor logic | Acronym                  | Description                                  |  |  |  |  |
| FPBflash patch and breakpointFSfull-speedGPIOgeneral-purpose input/output, applies to a PSoCpinhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal now-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram                                                                                                                              | ETM                      | embedded trace macrocell                     |  |  |  |  |
| FSfull-speedGPIOgeneral-purpose input/output, applies to a PSoC<br>pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal nain oscillator, see also INOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                            | FIR                      | finite impulse response, see also IIR        |  |  |  |  |
| GPIOgeneral-purpose input/output, applies to a PSoC<br>pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal nain oscillator, see also INOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                 | FPB                      | flash patch and breakpoint                   |  |  |  |  |
| pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal nain oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                               | FS                       | full-speed                                   |  |  |  |  |
| ICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTILlow-voltage interrupt, see also HVILVTILlow-voltage interrupt, see also HVILVTILmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                      | GPIO                     |                                              |  |  |  |  |
| IDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVLCnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                  | HVI                      | high-voltage interrupt, see also LVI, LVD    |  |  |  |  |
| IDEintegrated development environmentI²C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                  | IC                       | integrated circuit                           |  |  |  |  |
| I <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also HVILVTlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonreturn-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                            | IDAC                     | current DAC, see also DAC, VDAC              |  |  |  |  |
| protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonreturn-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                 | IDE                      | integrated development environment           |  |  |  |  |
| ILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I <sup>2</sup> C, or IIC |                                              |  |  |  |  |
| IMOInternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | lir                      | infinite impulse response, see also FIR      |  |  |  |  |
| INLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interrupt controllerNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ILO                      | internal low-speed oscillator, see also IMO  |  |  |  |  |
| I/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IMO                      | internal main oscillator, see also ILO       |  |  |  |  |
| IPORinitial power-on resetIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | INL                      | integral nonlinearity, see also DNL          |  |  |  |  |
| IPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I/O                      | input/output, see also GPIO, DIO, SIO, USBIO |  |  |  |  |
| IRQInterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interrupt controllerNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | IPOR                     | initial power-on reset                       |  |  |  |  |
| ITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | IPSR                     | interrupt program status register            |  |  |  |  |
| LCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IRQ                      | interrupt request                            |  |  |  |  |
| LINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ITM                      | instrumentation trace macrocell              |  |  |  |  |
| protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LCD                      | liquid crystal display                       |  |  |  |  |
| LUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LIN                      |                                              |  |  |  |  |
| LVDIow-voltage detect, see also LVILVIIow-voltage interrupt, see also HVILVTTLIow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LR                       | link register                                |  |  |  |  |
| LVIIow-voltage interrupt, see also HVILVTLIow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LUT                      | lookup table                                 |  |  |  |  |
| LVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LVD                      | low-voltage detect, see also LVI             |  |  |  |  |
| MACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LVI                      | low-voltage interrupt, see also HVI          |  |  |  |  |
| MCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LVTTL                    | low-voltage transistor-transistor logic      |  |  |  |  |
| MISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MAC                      | multiply-accumulate                          |  |  |  |  |
| NCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MCU                      | microcontroller unit                         |  |  |  |  |
| NMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MISO                     | master-in slave-out                          |  |  |  |  |
| NRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NC                       | no connect                                   |  |  |  |  |
| NVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NMI                      | nonmaskable interrupt                        |  |  |  |  |
| NVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NRZ                      | non-return-to-zero                           |  |  |  |  |
| opampoperational amplifierPALprogrammable array logic, see also PLDPCprogram counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NVIC                     | nested vectored interrupt controller         |  |  |  |  |
| PAL     programmable array logic, see also PLD       PC     program counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NVL                      | nonvolatile latch, see also WOL              |  |  |  |  |
| PC program counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | opamp                    | operational amplifier                        |  |  |  |  |
| PC program counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PAL                      | programmable array logic, see also PLD       |  |  |  |  |
| PCB printed circuit board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PC                       |                                              |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PCB                      | printed circuit board                        |  |  |  |  |

# Document Number: 001-93573 Rev. \*E



| PGA       programmable gain amplifier         PHUB       peripheral hub         PHY       physical layer         PICU       port interrupt control unit         PLA       programmable logic array         PLD       programmable logic device, see also PAL         PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of frame         SPI       Serial                       | Acronym           | Description                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------|
| PHY       physical layer         PICU       port interrupt control unit         PLA       programmable logic array         PLD       programmable logic device, see also PAL         PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio                    | PGA               | programmable gain amplifier                                  |
| PICU       port interrupt control unit         PLA       programmable logic array         PLD       programmable logic device, see also PAL         PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with a | PHUB              | peripheral hub                                               |
| PLA       programmable logic array         PLD       programmable logic device, see also PAL         PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF                   | PHY               | physical layer                                               |
| PLD       programmable logic device, see also PAL         PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Per            | PICU              | port interrupt control unit                                  |
| PLL       phase-locked loop         PMDD       package material declaration data sheet         POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR               | PLA               | programmable logic array                                     |
| PMDDpackage material declaration data sheetPORpower-on resetPRESprecise power-on resetPRSpseudo random sequencePSport read data registerPSoC®Programmable System-on-Chip™PSRRpower supply rejection ratioPWMpulse-width modulatorRAMrandom-access memoryRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PLD               | programmable logic device, see also PAL                      |
| POR       power-on reset         PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC®       Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                 | PLL               | phase-locked loop                                            |
| PRES       precise power-on reset         PRS       pseudo random sequence         PS       port read data register         PSoC <sup>®</sup> Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                               | PMDD              | package material declaration data sheet                      |
| PRS       pseudo random sequence         PS       port read data register         PSoC®       Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTL       register transfer language         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                               | POR               | power-on reset                                               |
| PS       port read data register         PSoC®       Programmable System-on-Chip™         PSRR       power supply rejection ratio         PWM       pulse-width modulator         RAM       random-access memory         RISC       reduced-instruction-set computing         RMS       root-mean-square         RTC       real-time clock         RTR       remote transmission request         RX       receive         SAR       successive approximation register         SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                     | PRES              | precise power-on reset                                       |
| PSoC®Programmable System-on-Chip™PSRRpower supply rejection ratioPWMpulse-width modulatorRAMrandom-access memoryRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PRS               | pseudo random sequence                                       |
| PSRRpower supply rejection ratioPWMpulse-width modulatorRAMrandom-access memoryRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PS                | port read data register                                      |
| PWMpulse-width modulatorRAMrandom-access memoryRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |
| RAMrandom-access memoryRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PSRR              | power supply rejection ratio                                 |
| RISCreduced-instruction-set computingRISCreduced-instruction-set computingRMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PWM               | pulse-width modulator                                        |
| RMSroot-mean-squareRTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOFstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RAM               | random-access memory                                         |
| RTCreal-time clockRTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RISC              | reduced-instruction-set computing                            |
| RTLregister transfer languageRTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RMS               | root-mean-square                                             |
| RTRremote transmission requestRXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RTC               | real-time clock                                              |
| RXreceiveSARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RTL               | register transfer language                                   |
| SARsuccessive approximation registerSC/CTswitched capacitor/continuous timeSCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RTR               | remote transmission request                                  |
| SC/CT       switched capacitor/continuous time         SCL       I <sup>2</sup> C serial clock         SDA       I <sup>2</sup> C serial data         S/H       sample and hold         SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RX                | receive                                                      |
| SCLI²C serial clockSDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SAR               | successive approximation register                            |
| SDAI²C serial dataS/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SC/CT             | switched capacitor/continuous time                           |
| S/Hsample and holdSINADsignal to noise and distortion ratioSIOspecial input/output, GPIO with advanced<br>features. See GPIO.SOCstart of conversionSOFstart of frameSPISerial Peripheral Interface, a communications<br>protocolSRslew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SCL               | I <sup>2</sup> C serial clock                                |
| SINAD       signal to noise and distortion ratio         SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SDA               | I <sup>2</sup> C serial data                                 |
| SIO       special input/output, GPIO with advanced features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | S/H               | sample and hold                                              |
| features. See GPIO.         SOC       start of conversion         SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SINAD             | signal to noise and distortion ratio                         |
| SOF       start of frame         SPI       Serial Peripheral Interface, a communications protocol         SR       slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SIO               | special input/output, GPIO with advanced features. See GPIO. |
| SPI         Serial Peripheral Interface, a communications protocol           SR         slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SOC               | start of conversion                                          |
| protocol<br>SR slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SOF               | start of frame                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SPI               |                                                              |
| SRAM static random access memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SR                | slew rate                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SRAM              | static random access memory                                  |
| SRES software reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SRES              | software reset                                               |
| SWD serial wire debug, a test protocol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SWD               | serial wire debug, a test protocol                           |
| SWV single-wire viewer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SWV               | single-wire viewer                                           |
| TD transaction descriptor, see also DMA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TD                | transaction descriptor, see also DMA                         |

# Table 47. Acronyms Used in this Document (continued)

| Acronym | Description                                                               |  |  |  |
|---------|---------------------------------------------------------------------------|--|--|--|
| THD     | total harmonic distortion                                                 |  |  |  |
| TIA     | transimpedance amplifier                                                  |  |  |  |
| TRM     | technical reference manual                                                |  |  |  |
| TTL     | transistor-transistor logic                                               |  |  |  |
| ТΧ      | transmit                                                                  |  |  |  |
| UART    | Universal Asynchronous Transmitter Receiver, a<br>communications protocol |  |  |  |
| UDB     | universal digital block                                                   |  |  |  |
| USB     | Universal Serial Bus                                                      |  |  |  |
| USBIO   | USB input/output, PSoC pins used to connect to a<br>USB port              |  |  |  |
| VDAC    | voltage DAC, see also DAC, IDAC                                           |  |  |  |
| WDT     | watchdog timer                                                            |  |  |  |
| WOL     | write once latch, see also NVL                                            |  |  |  |
| WRES    | watchdog timer reset                                                      |  |  |  |
| XRES    | external reset I/O pin                                                    |  |  |  |
| XTAL    | crystal                                                                   |  |  |  |

#### Table 47. Acronyms Used in this Document (continued)



# **Document History Page**

|          | Document Title: Automotive PSoC <sup>®</sup> 4: PSoC 4200 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 001-93573 |                    |                    |                                           |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------------------|--|--|--|
| Revision | ECN                                                                                                                                                       | Orig. of<br>Change | Submission<br>Date | Description of Change                     |  |  |  |
| *D       | 5325598                                                                                                                                                   | MVRE               | 07/04/2016         | Changed status from Preliminary to Final. |  |  |  |
| *E       | 5675099                                                                                                                                                   | SNPR               | 03/28/2017         | Updated Ordering Information.             |  |  |  |