Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART | | Peripherals | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V | | Data Converters | A/D 8x12b SAR; D/A 2xIDAC | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4245pva-482 | ## **Block Diagram** ## **Functional Description** The PSoC 4200 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The ARM Serial\_Wire Debug (SWD) interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug. The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4200 devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, with very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC 4200 family provides a level of security not possible with multi-chip application solutions or with microcontrollers. The debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC 4200 with device security enabled may not be returned for failure analysis. This is a trade-off PSoC 4200 allows the customer to make. # Opamp (CTBm Block) PSoC 4200 has an opamp with Comparator mode which allow most common analog functions to be performed on-chip eliminating external components; PGAs, Voltage Buffers, Filters, Trans-Impedance Amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamp is designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering. #### Temperature Sensor PSoC 4200 has one on-chip temperature sensor This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value using Cypress supplied software that includes calibration and linearization. #### Low-power Comparators PSoC 4200 has a pair of low-power comparators, which can also operate in the Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator switch event. #### **Programmable Digital** Universal Digital Blocks (UDBs) and Port Interfaces PSoC 4200 has four UDBs; the UDB array also provides a switched Digital System Interconnect (DSI) fabric that allows signals from peripherals and ports to be routed to and through the UDBs for communication and control. The UDB array is shown in the following figure. Figure 3. UDB Array UDBs can be clocked from a clock divider block, from a port interface (required for peripherals such as SPI), and from the DSI network directly or after synchronization. A port interface is defined, which acts as a register that can be clocked with the same source as the PLDs inside the UDB array. This allows faster operation because the inputs and outputs can be registered at the port interface close to the I/O pins and at the edge of the array. The port interface registers can be clocked by one of the I/Os from the same port. This allows interfaces such as SPI to operate at higher clock speeds by eliminating the delay for the port input to be routed over DSI and used to register other inputs (see Figure 4). The UDBs can generate interrupts (one UDB at a time) to the interrupt controller. The UDBs retain the ability to connect to any pin on the chip through the DSI. Figure 4. Port Interface High Speed I/O Matrix To Clock Output Registers Input Registers Enables 6 0 7 6 0 3 2 0 Digital [1 [0] 3 DSI Signals UDB 1 I/O Signal [0] [1] [1] From DSI To DSI From DSI # Automotive PSoC<sup>®</sup> 4: PSoC 4200 Family Datasheet The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity (these signals do not go through the DSI network). DSI signals are not affected by this and any pin may be routed to any UDB through the DSI network. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4200). #### **Special Function Peripherals** #### LCD Segment Drive PSoC 4200 has an LCD controller which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM. Digital correlation pertains to modulating the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port). #### CapSense CapSense is supported on all pins in PSoC 4200 through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CapSense block to make it easy for the user. Shield voltage can be driven on another Mux Bus to provide water tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used. (both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available). #### **Pinouts** The following is the pin-list for PSoC 4200. Port 2 comprises of the high-speed Analog inputs for the SAR Mux. P1.7 is the optional external input and bypass for the SAR reference. Ports 3 and 4 contain the Digital Communication channels. All pins support CSD CapSense and Analog Mux Bus connections. | Pi | ns | 28-5 | SSOP | | | Alternate Functio | ns for Pins | | Dia Description | |------|-------|--------|------|-----------------------------|-------------|-------------------|-----------------|--------------------|------------------------------------------------------| | Name | Туре | Pin | Name | Analog | Alt 1 | Alt 2 | Alt 3 | Alt 4 | Pin Description | | VSSD | Power | DN | - | _ | _ | - | _ | - | Digital Ground | | P2.2 | GPIO | 5 | P2.2 | sarmux.2 | _ | - | _ | _ | Port 2 Pin 2: gpio, lcd, csd, sarmux | | P2.3 | GPIO | 6 | P2.3 | sarmux.3 | _ | - | _ | _ | Port 2 Pin 3: gpio, lcd, csd, sarmux | | P2.4 | GPIO | 7 | P2.4 | sarmux.4 | tcpwm0_p[1] | _ | - | - | Port 2 Pin 4: gpio, lcd, csd, sarmux, pwm | | P2.5 | GPIO | 8 | P2.5 | sarmux.5 | tcpwm0_n[1] | - | - | - | Port 2 Pin 5: gpio, lcd, csd, sarmux, pwm | | P2.6 | GPIO | 9 | P2.6 | sarmux.6 | tcpwm1_p[1] | - | - | - | Port 2 Pin 6: gpio, lcd, csd, sarmux, pwm | | P2.7 | GPIO | 10 | P2.7 | sarmux.7 | tcpwm1_n[1] | - | - | _ | Port 2 Pin 7: gpio, lcd, csd, sarmux, pwm | | P3.0 | GPIO | 11 | P3.0 | - | tcpwm0_p[0] | scb1_uart_rx[0] | scb1_i2c_scl[0] | scb1_spi_mosi[0] | Port 3 Pin 0: gpio, lcd, csd, pwm, scb1 | | P3.1 | GPIO | 12 | P3.1 | - | tcpwm0_n[0] | scb1_uart_tx[0] | scb1_i2c_sda[0] | scb1_spi_miso[0] | Port 3 Pin 1: gpio, lcd, csd, pwm, scb1 | | P3.2 | GPIO | 13 | P3.2 | - | tcpwm1_p[0] | - | swd_io | scb1_spi_clk[0] | Port 3 Pin 2: gpio, lcd, csd, pwm, scb1, swd | | P3.3 | GPIO | 14 | P3.3 | - | tcpwm1_n[0] | - | swd_clk | scb1_spi_ssel_0[0] | Port 3 Pin 3: gpio, lcd, csd, pwm, scb1, swd | | P4.0 | GPIO | 15 | P4.0 | _ | _ | scb0_uart_rx | scb0_i2c_scl | scb0_spi_mosi | Port 4 Pin 0: gpio, lcd, csd, scb0 | | P4.1 | GPIO | 16 | P4.1 | _ | _ | scb0_uart_tx | scb0_i2c_sda | scb0_spi_miso | Port 4 Pin 1: gpio, lcd, csd, scb0 | | P4.2 | GPIO | 17 | P4.2 | csd_c_mod | _ | - | _ | scb0_spi_clk | Port 4 Pin 2: gpio, lcd, csd, scb0 | | P4.3 | GPIO | 18 | P4.3 | csd_c_sh_tan<br>k | - | - | - | scb0_spi_ssel_0 | Port 4 Pin 3: gpio, lcd, csd, scb0 | | P0.0 | GPIO | 19 | P0.0 | comp1_inp | - | - | - | scb0_spi_ssel_1 | Port 0 Pin 0: gpio, lcd, csd, scb0, comp | | P0.1 | GPIO | 20 | P0.1 | comp1_inn | - | - | - | scb0_spi_ssel_2 | Port 0 Pin 1: gpio, lcd, csd, scb0, comp | | P0.2 | GPIO | 21 | P0.2 | comp2_inp | - | - | - | scb0_spi_ssel_3 | Port 0 Pin 2: gpio, lcd, csd, scb0, comp | | P0.3 | GPIO | 22 | P0.3 | comp2_inn | _ | - | _ | - | Port 0 Pin 3: gpio, lcd, csd, comp | | P0.6 | GPIO | 23 | P0.6 | - | ext_clk | - | - | scb1_spi_clk[1] | Port 0 Pin 6: gpio, lcd, csd, scb1, ext_clk | | P0.7 | GPIO | 24 | P0.7 | - | - | - | wakeup | scb1_spi_ssel_0[1] | Port 0 Pin 7: gpio, lcd, csd, scb1, wakeup | | XRES | XRES | 25 | XRES | _ | _ | - | - | - | Chip reset, active low | | VCCD | Power | 26 | VCCD | - | - | - | - | - | Regulated supply, connect to 1 μF cap or 1.8 V | | VDDD | Power | 27 | VDDD | - | - | - | - | - | Common power supply (Analog and Digital) 1.8 V–5.5 V | | VSSA | Power | 28(DN) | VSS | - | _ | - | - | - | Analog Ground | | P1.0 | GPIO | 1 | P1.0 | ctb.oa0.inp | tcpwm2_p[1] | - | - | - | Port 1 Pin 0: gpio, lcd, csd, ctb, pwm | | P1.1 | GPIO | 2 | P1.1 | ctb.oa0.inm | tcpwm2_n[1] | - | - | - | Port 1 Pin 1: gpio, lcd, csd, ctb, pwm | | P1.2 | GPIO | 3 | P1.2 | ctb.oa0.out | tcpwm3_p[1] | _ | - | - | Port 1 Pin 2: gpio, lcd, csd, ctb, pwm | | P1.7 | GPIO | 4 | P1.7 | ctb.oa1.inp_alt<br>ext_vref | - | - | - | _ | Port 1 Pin 7: gpio, lcd, csd, ext_ref | ## Notes: - 1. tcpwm\_p and tcpwm\_n refer to tcpwm non-inverted and inverted outputs respectively. - 2. P3.2 and P3.3 are SWD pins after boot (reset). #### Descriptions of the Pin functions are as follows: VDDD: Power supply for both analog and digital sections (where there is no V<sub>DDA</sub> pin). VDDAA: Analog $V_{DD}$ pin where package pins allow; shorted to $V_{DDD}$ otherwise. Document Number: 001-93573 Rev. \*E Page 9 of 37 VSSA: Analog ground pin where package pins allow; shorted to VSS otherwise VSS: Ground pin. VCCD: Regulated Digital supply (1.8 V ±5%). Port Pins can all be used as LCD Commons, LCD Segment drivers, or CSD sense and shield pins can be connected to AMUXBUS A or B or can all be used as GPIO pins that can be driven by firmware or DSI signals. The following package is supported: 28-pin SSOP. Figure 5. 28-pin SSOP pinout # Automotive PSoC<sup>®</sup> 4: PSoC 4200 Family Datasheet ## **Development Support** The PSoC 4200 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4 to find out more. #### **Documentation** A suite of documentation supports the PSoC 4200 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents. **Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more. **Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications. **Application Notes**: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document. **Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4. #### Online In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week. #### **Tools** With industry standard cores, programming, and debugging interfaces, the PSoC 4200 family is part of a development tool ecosystem. Visit us at <a href="https://www.cypress.com/go/psoccreator">www.cypress.com/go/psoccreator</a> for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits. ## Table 6. GPIO AC Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|-------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------| | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | _ | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | _ | 60 | | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | _ | 60 | | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID74 | F <sub>GPIOUT1</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode. | - | - | 33 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID75 | F <sub>GPIOUT2</sub> | GPIO Fout;1.7 $V \le V_{DDD} \le 3.3 \text{ V. Fast}$ strong mode. | _ | _ | 16.7 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode. | - | _ | 7 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID245 | F <sub>GPIOUT4</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Slow strong mode. | - | _ | 3.5 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID246 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V | - | _ | 48 | MHz | 90/10% V <sub>IO</sub> | #### XRES ## Table 7. XRES DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|-----------------------------------------------------------------------|---------------------------|-----|---------------------------|-------|--------------------------------| | SID77 | V <sub>IH</sub> | Input voltage high threshold | 0.7 ×<br>V <sub>DDD</sub> | - | _ | V | CMOS Input | | SID78 | V <sub>IL</sub> | Input voltage low threshold | _ | - | 0.3 ×<br>V <sub>DDD</sub> | V | CMOS Input | | SID79 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID80 | C <sub>IN</sub> | Input capacitance | - | 3 | - | pF | | | SID81 | V <sub>HYSXRES</sub> | Input voltage hysteresis | - | 100 | _ | mV | Guaranteed by characterization | | SID82 | I <sub>DIODE</sub> | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | - | _ | 100 | μA | Guaranteed by characterization | ## Table 8. XRES AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------------|-------------------|-----|-----|-----|-------|--------------------------------| | SID83 | T <sub>RESETWIDTH</sub> | Reset pulse width | 1 | 1 | ı | μs | Guaranteed by characterization | Document Number: 001-93573 Rev. \*E Page 16 of 37 # **Analog Peripherals** Opamp # Table 9. Opamp Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------------|------------------------------------------------|-------|------|------------|---------|---------------------------------------| | | I <sub>DD</sub> | Opamp block current. No load. | - | - | - | _ | | | SID269 | I <sub>DD_HI</sub> | Power = high | _ | 1100 | 1850 | μA | | | SID270 | I <sub>DD_MED</sub> | Power = medium | _ | 550 | 950 | μΑ | | | SID271 | I <sub>DD_LOW</sub> | Power = low | - | 150 | 350 | μΑ | | | | GBW | Load = 20 pF, 0.1 mA. V <sub>DDA</sub> = 2.7 V | _ | _ | _ | _ | | | SID272 | GBW_HI | Power = high | 6 | - | _ | MHz | | | SID273 | GBW_MED | Power = medium | 4 | _ | _ | MHz | | | SID274 | GBW_LO | Power = low | - | 1 | _ | MHz | | | | I <sub>OUT_MAX</sub> | V <sub>DDA</sub> ≥ 2.7 V, 500 mV from rail | _ | _ | - | _ | | | SID275 | I <sub>OUT_MAX_HI</sub> | Power = high | 10 | _ | - | mA | | | SID276 | I <sub>OUT_MAX_MID</sub> | Power = medium | 10 | _ | - | mA | | | SID277 | I <sub>OUT_MAX_LO</sub> | Power = low | _ | 5 | - | mA | | | | I <sub>OUT</sub> | V <sub>DDA</sub> = 1.71 V, 500 mV from rail | _ | _ | _ | _ | | | SID278 | I <sub>OUT_MAX_HI</sub> | Power = high | 4 | _ | _ | mA | | | SID279 | I <sub>OUT_MAX_MID</sub> | Power = medium | 4 | _ | _ | mA | | | SID280 | I <sub>OUT_MAX_LO</sub> | Power = low | _ | 2 | _ | mA | | | SID281 | V <sub>IN</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | _ | VDDA – 0.2 | V | | | SID282 | V <sub>CM</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | _ | VDDA – 0.2 | V | | | | V <sub>OUT</sub> | V <sub>DDA</sub> ≥ 2.7 V | _ | _ | _ | | | | SID283 | V <sub>OUT_1</sub> | Power = high, Iload=10 mA | 0.5 | _ | VDDA – 0.5 | V | | | SID284 | V <sub>OUT_2</sub> | Power = high, Iload=1 mA | 0.2 | _ | VDDA – 0.2 | V | | | SID285 | V <sub>OUT_3</sub> | Power = medium, Iload=1 mA | 0.2 | _ | VDDA – 0.2 | V | | | SID286 | V <sub>OUT_4</sub> | Power = low, Iload=0.1mA | 0.2 | _ | VDDA – 0.2 | V | | | SID288 | V <sub>OS_TR</sub> | Offset voltage, trimmed | 1 | ±0.5 | 1 | mV | High mode | | SID288A | V <sub>OS_TR</sub> | Offset voltage, trimmed | _ | ±1 | _ | mV | Medium mode | | SID288B | V <sub>OS_TR</sub> | Offset voltage, trimmed | _ | ±2 | _ | mV | Low mode | | SID290 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | -10 | ±3 | 10 | μV/C | High mode.<br>T <sub>A</sub> ≤ 85 °C. | | SID290Q | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | -15 | ±3 | 15 | μV/C | High mode.<br>T <sub>A</sub> ≤ 105 °C | | SID290A | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | - | ±10 | - | μV/C | Medium mode | | SID290B | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | _ | ±10 | _ | μV/C | Low mode | | SID291 | CMRR | DC | 70 | 80 | _ | dB | VDDD = 3.6 V | | SID292 | PSRR | At 1 kHz, 100 mV ripple | 70 | 85 | _ | dB | VDDD = 3.6 V | | | Noise | | - | - | _ | _ | | | SID293 | V <sub>N1</sub> | Input referred, 1 Hz - 1GHz, power = high | _ | 94 | _ | μVrms | | | SID294 | V <sub>N2</sub> | Input referred, 1 kHz, power = high | - | 72 | _ | nV/rtHz | | | SID295 | V <sub>N3</sub> | Input referred, 10kHz, power = high | _ | 28 | _ | nV/rtHz | | | SID296 | V <sub>N4</sub> | Input referred, 100kHz, power = high | _ | 15 | _ | nV/rtHz | | Document Number: 001-93573 Rev. \*E Page 17 of 37 ## **Table 11. Comparator AC Specifications** (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------| | SID91 | T <sub>RESP1</sub> | Response time, normal mode | _ | 1 | 110 | ns | 50 mV overdrive | | SID258 | T <sub>RESP2</sub> | Response time, low power mode | _ | 1 | 200 | ns | 50 mV overdrive | | SID92 | | Response time, ultra low power mode $(V_{DDD} \ge 2.2 \text{ V for Temp} < 0 ^{\circ}\text{C}, V_{DDD} \ge 1.8 \text{ V for Temp} > 0 ^{\circ}\text{C})$ | - | _ | 15 | μs | 200 mV overdrive | ## Temperature Sensor ## **Table 12. Temperature Sensor Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|----------------------|-----------------------------|------------|-----|-----|-------|--------------------| | SID93 | T <sub>SENSACC</sub> | Temperature sensor accuracy | <b>–</b> 5 | ±1 | +5 | °C | –40 to +85 °C | ## SAR ADC ## Table 13. SAR ADC DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|-----------|------------------------------------|-----------------|-----|-----------|-------|--------------------------------------------------------------------------| | SID94 | A_RES | Resolution | - | _ | 12 | bits | | | SID95 | A_CHNIS_S | Number of channels - single ended | _ | - | 8 | | 8 full speed | | SID96 | A-CHNKS_D | Number of channels - differential | _ | _ | 4 | | Diff inputs use neighboring I/O | | SID97 | A-MONO | Monotonicity | _ | _ | _ | | Yes. Based on characterization | | SID98 | A_GAINERR | Gain error | - | _ | ±0.1 | % | With external reference. Guaranteed by characterization | | SID99 | A_OFFSET | Input offset voltage | _ | - | 2 | mV | Measured with 1-V<br>V <sub>REF.</sub> Guaranteed by<br>characterization | | SID100 | A_ISAR | Current consumption | _ | _ | 1 | mA | | | SID101 | A_VINS | Input voltage range - single ended | V <sub>SS</sub> | _ | $V_{DDA}$ | V | Based on device characterization | | SID102 | A_VIND | Input voltage range - differential | V <sub>SS</sub> | _ | $V_{DDA}$ | V | Based on device characterization | | SID103 | A_INRES | Input resistance | _ | _ | 2.2 | ΚΩ | Based on device characterization | | SID104 | A_INCAP | Input capacitance | _ | _ | 10 | pF | Based on device characterization | Document Number: 001-93573 Rev. \*E Page 19 of 37 CSD Table 15. CSD Block Specification | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------|--------------------------------------------------------------------|------|-------|-----|-------|-----------------------------------------------------------| | CSD Spec | ification | | | | | • | | | SID308 | VCSD | Voltage range of operation | 1.71 | _ | 5.5 | V | | | SID309 | IDAC1 | DNL for 8-bit resolution | -1 | 1 | 1 | LSB | | | SID310 | IDAC1 | INL for 8-bit resolution | -3 | _ | 3 | LSB | | | SID311 | IDAC2 | DNL for 7-bit resolution | -1 | _ | 1 | LSB | | | SID312 | IDAC2 | INL for 7-bit resolution | -3 | _ | 3 | LSB | | | SID313 | SNR | Ratio of counts of finger to noise. Guaranteed by characterization | 5 | _ | _ | Ratio | Capacitance range<br>of 9 to 35 pF, 0.1 pF<br>sensitivity | | SID314 | IDAC1_CRT1 | Output current of Idac1 (8-bits) in High range | _ | 612 | _ | μΑ | | | SID314A | IDAC1_CRT2 | Output current of Idac1(8-bits) in Low range | _ | 306 | _ | μА | | | SID315 | IDAC2_CRT1 | Output current of Idac2 (7-bits) in High range | _ | 304.8 | _ | μА | | | SID315A | IDAC2_CRT2 | Output current of Idac2 (7-bits) in Low range | _ | 152.4 | _ | μА | | Document Number: 001-93573 Rev. \*E Page 21 of 37 ## **Digital Peripherals** The following specifications apply to the Timer/Counter/PWM peripherals in the Timer mode. Timer/Counter/PWM ## **Table 16. TCPWM Specifications** (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------|-----------|-----------------------------------------------------|------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------| | SID.TCPWM.1 | ITCPWM1 | Block current consumption at 3 MHz | - | - | 45 | μA | All modes<br>(Timer/Counter/PWM) | | SID.TCPWM.2 | ITCPWM2 | Block current consumption at 12 MHz | _ | _ | 155 | μA | All modes<br>(Timer/Counter/PWM) | | SID.TCPWM.2A | ITCPWM3 | Block current consumption at 48 MHz | _ | _ | 650 | μA | All modes<br>(Timer/Counter/PWM) | | SID.TCPWM.3 | TCPWMFREQ | Operating frequency | - | _ | Fc | MHz | Fc max = Fcpu.<br>Maximum = 24 MHz | | SID.TCPWM.4 | TPWMENEXT | Input Trigger Pulse Width for all<br>Trigger Events | 2/Fc | - | - | ns | Trigger Events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected. | | SID.TCPWM.5 | TPWMEXT | Output Trigger Pulse widths | 2/Fc | - | - | ns | Minimum possible width of Overflow, Underflow, and CC (Counter equals Compare value) trigger outputs | | SID.TCPWM.5A | TCRES | Resolution of Counter | 1/Fc | _ | - | ns | Minimum time<br>between successive<br>counts | | SID.TCPWM.5B | PWMRES | PWM Resolution | 1/Fc | _ | _ | ns | Minimum pulse width of PWM Output | | SID.TCPWM.5C | QRES | Quadrature inputs resolution | 1/Fc | _ | - | ns | Minimum pulse width between Quadrature phase inputs. | # РC # Table 17. Fixed I<sup>2</sup>C DC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | SID149 | I <sub>I2C1</sub> | Block current consumption at 100 kHz | - | 1 | 50 | μΑ | | | SID150 | I <sub>I2C2</sub> | Block current consumption at 400 kHz | _ | _ | 135 | μΑ | | | SID151 | I <sub>I2C3</sub> | Block current consumption at 1 Mbps | _ | _ | 310 | μΑ | | | SID152 | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | 1 | 1 | 1.4 | μΑ | | # Table 18. Fixed I<sup>2</sup>C AC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID153 | F <sub>I2C1</sub> | Bit rate | 1 | - | 1 | Mbps | | Document Number: 001-93573 Rev. \*E Page 22 of 37 LCD Direct Drive # Table 19. LCD Direct Drive DC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|--------------------------------------------------|-----|-----|------|-------|-------------------------------------| | SID154 | I <sub>LCDLOW</sub> | Operating current in low power mode | _ | 5 | _ | μΑ | 16 × 4 small segment disp. at 50 Hz | | SID155 | C <sub>LCDCAP</sub> | LCD capacitance per segment/common driver | _ | 500 | 5000 | pF | Guaranteed by Design | | SID156 | LCD <sub>OFFSET</sub> | Long-term segment offset | _ | 20 | _ | mV | | | SID157 | I <sub>LCDOP1</sub> | PWM Mode current. 5-V bias.<br>24-MHz IMO. 25 °C | _ | 0.6 | _ | mA | 32 × 4 segments.<br>50 Hz | | SID158 | I <sub>LCDOP2</sub> | PWM Mode current. 3.3-V bias. 24-MHz IMO. 25 °C | _ | 0.5 | - | mA | 32 × 4 segments.<br>50 Hz | ## Table 20. LCD Direct Drive AC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|----------------|-----|-----|-----|-------|--------------------| | | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | | #### Table 21. Fixed UART DC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | SID160 | I <sub>UART1</sub> | Block current consumption at 100 Kbits/sec | - | 1 | 55 | μΑ | | | SID161 | I <sub>UART2</sub> | Block current consumption at 1000 Kbits/sec | - | - | 312 | μΑ | | #### Table 22. Fixed UART AC Specifications (Guaranteed by Characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | |---------|-------------------|-------------|-----|-----|-----|-------| | SID162 | F <sub>UART</sub> | Bit rate | _ | - | 1 | Mbps | Document Number: 001-93573 Rev. \*E Page 23 of 37 # Memory #### Table 27. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------|---------------------------|------|-----|-----|-------|--------------------| | SID173 | $V_{PE}$ | Erase and program voltage | 1.71 | 1 | 5.5 | V | | #### Table 28. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-----|---------|-----------------------------------------------------------------| | SID174 | T <sub>ROWWRITE</sub> <sup>[3]</sup> | Row (block) write time (erase and program) | - | - | 20 | ms | Row (block) =<br>128 bytes.<br>-40 °C ≤ T <sub>A</sub> ≤ 85 °C | | | | | - | _ | 26 | ms | Row (block) =<br>128 bytes. –40 °C ≤ T <sub>A</sub><br>≤ 105 °C | | SID175 | T <sub>ROWERASE</sub> <sup>[3]</sup> | Row erase time | _ | _ | 13 | ms | | | SID176 | T <sub>ROWPROGRAM</sub> <sup>[3]</sup> | Row program time after erase | _ | _ | 7 | ms | $-40 ^{\circ}\text{C} \leq T_{A} \leq 85 ^{\circ}\text{C}$ | | | | | _ | _ | 13 | ms | $-40 ^{\circ}\text{C} \le T_{A} \le 105 ^{\circ}\text{C}$ | | SID178 | T <sub>BULKERASE</sub> [3] | Bulk erase time (32 KB) | _ | _ | 35 | ms | | | SID180 | T <sub>DEVPROG</sub> <sup>[3]</sup> | Total device program time | - | _ | 7 | seconds | Guaranteed by characterization | | SID181 | F <sub>END</sub> | Flash endurance | 100 K | _ | _ | cycles | Guaranteed by characterization | | SID182 | F <sub>RET</sub> | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20 | _ | _ | years | Guaranteed by characterization | | SID182A | | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | _ | _ | years | Guaranteed by characterization | | SID182B | F <sub>RETQ</sub> | Flash retention. $T_A \le 105$ °C, 10K P/E cycles, $\le$ three years at $T_A \ge 85$ °C. | 10 | 20 | _ | | Guaranteed by characterization. | #### Note Document Number: 001-93573 Rev. \*E Page 25 of 37 It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. # **System Resources** Power-on-Reset (POR) with Brown Out ## Table 29. Imprecise Power On Reset (PRES) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|----------------------|------|-----|------|-------|--------------------------------| | SID185 | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | _ | 1.45 | V | Guaranteed by characterization | | SID186 | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | _ | 1.4 | V | Guaranteed by characterization | | SID187 | V <sub>IPORHYST</sub> | Hysteresis | 15 | ı | 200 | mV | Guaranteed by characterization | ## Table 30. Precise Power On Reset (POR) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------------|--------------------------------------------|------|-----|-----|--------|------------------------------------------------------------------------------------------------------| | SID190 | V <sub>FALLPPOR</sub> | BOD trip voltage in active and sleep modes | 1.64 | - | - | | Full functionality<br>between 1.71 V and<br>BOD trip voltage is<br>guaranteed by<br>characterization | | SID192 | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep | 1.4 | - | - | V | Guaranteed by characterization | | BID55 | Svdd | Maximum power supply ramp rate | - | _ | 67 | kV/sec | | Voltage Monitors # **Table 31. Voltage Monitors DC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------------|--------------------------|------|------|------|-------|--------------------------------| | SID195 | V <sub>LVI1</sub> | LVI_A/D_SEL[3:0] = 0000b | 1.71 | 1.75 | 1.79 | V | | | SID196 | V <sub>LVI2</sub> | LVI_A/D_SEL[3:0] = 0001b | 1.76 | 1.80 | 1.85 | V | | | SID197 | V <sub>LVI3</sub> | LVI_A/D_SEL[3:0] = 0010b | 1.85 | 1.90 | 1.95 | V | | | SID198 | V <sub>LVI4</sub> | LVI_A/D_SEL[3:0] = 0011b | 1.95 | 2.00 | 2.05 | V | | | SID199 | V <sub>LVI5</sub> | LVI_A/D_SEL[3:0] = 0100b | 2.05 | 2.10 | 2.15 | V | | | SID200 | V <sub>LVI6</sub> | LVI_A/D_SEL[3:0] = 0101b | 2.15 | 2.20 | 2.26 | V | | | SID201 | V <sub>LVI7</sub> | LVI_A/D_SEL[3:0] = 0110b | 2.24 | 2.30 | 2.36 | V | | | SID202 | V <sub>LVI8</sub> | LVI_A/D_SEL[3:0] = 0111b | 2.34 | 2.40 | 2.46 | V | | | SID203 | V <sub>LVI9</sub> | LVI_A/D_SEL[3:0] = 1000b | 2.44 | 2.50 | 2.56 | V | | | SID204 | V <sub>LVI10</sub> | LVI_A/D_SEL[3:0] = 1001b | 2.54 | 2.60 | 2.67 | V | | | SID205 | V <sub>LVI11</sub> | LVI_A/D_SEL[3:0] = 1010b | 2.63 | 2.70 | 2.77 | V | | | SID206 | V <sub>LVI12</sub> | LVI_A/D_SEL[3:0] = 1011b | 2.73 | 2.80 | 2.87 | V | | | SID207 | V <sub>LVI13</sub> | LVI_A/D_SEL[3:0] = 1100b | 2.83 | 2.90 | 2.97 | V | | | SID208 | V <sub>LVI14</sub> | LVI_A/D_SEL[3:0] = 1101b | 2.93 | 3.00 | 3.08 | V | | | SID209 | V <sub>LVI15</sub> | LVI_A/D_SEL[3:0] = 1110b | 3.12 | 3.20 | 3.28 | V | | | SID210 | V <sub>LVI16</sub> | LVI_A/D_SEL[3:0] = 1111b | 4.39 | 4.50 | 4.61 | V | | | SID211 | LVI_IDD | Block current | _ | _ | 100 | μA | Guaranteed by characterization | Document Number: 001-93573 Rev. \*E Page 26 of 37 ## **Table 32. Voltage Monitors AC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|---------------------------|-----|-----|-----|-------|--------------------------------| | SID212 | T <sub>MONTRIP</sub> | Voltage monitor trip time | - | _ | 1 | μs | Guaranteed by characterization | SWD Interface ## **Table 33. SWD Interface Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------|------------------------------------------------------|--------|-----|-------|-------|----------------------------------| | SID213 | F_SWDCLK1 | $3.3~V \leq V_{DD} \leq 5.5~V$ | _ | _ | 14 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID214 | F_SWDCLK2 | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | _ | _ | 7 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID215 | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25*T | _ | - | ns | Guaranteed by characterization | | SID216 | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25*T | _ | - | ns | Guaranteed by characterization | | SID217 | T_SWDO_VALID | T = 1/f SWDCLK | _ | _ | 0.5*T | ns | Guaranteed by characterization | | SID217A | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | - | _ | ns | Guaranteed by characterization | Internal Main Oscillator ## Table 34. IMO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------| | SID218 | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _ | _ | 1000 | μΑ | | | SID219 | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _ | _ | 325 | μΑ | | | SID220 | I <sub>IMO3</sub> | IMO operating current at 12 MHz | _ | _ | 225 | μΑ | | | SID221 | I <sub>IMO4</sub> | IMO operating current at 6 MHz | _ | _ | 180 | μΑ | | | SID222 | I <sub>IMO5</sub> | IMO operating current at 3 MHz | 1 | _ | 150 | μΑ | | ## Table 35. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------| | SID223 | F <sub>IMOTOL1</sub> | Frequency variation from 3 to 48 MHz | - | _ | ±2 | % | ±3% if T <sub>A</sub> > 85 °C and<br>IMO frequency <<br>24 MHz | | SID226 | T <sub>STARTIMO</sub> | IMO startup time | _ | _ | 12 | μs | | | SID227 | T <sub>JITRMSIMO1</sub> | RMS Jitter at 3 MHz | _ | 156 | _ | ps | | | SID228 | T <sub>JITRMSIMO2</sub> | RMS Jitter at 24 MHz | _ | 145 | _ | ps | | | SID229 | T <sub>JITRMSIMO3</sub> | RMS Jitter at 48 MHz | 1 | 139 | 1 | ps | | Document Number: 001-93573 Rev. \*E Page 27 of 37 # **Ordering Information** The PSoC 4200 part numbers and features are listed in the following table. Table 42. PSoC 4200 Family Ordering Information | | | | | | | | Fe | ature | es | | | | | Package | Ope<br>Temp | rating<br>erature | |--------|------------------|---------------------|------------|-----------|-----|--------------|----------|------------------|----------------|----------------|--------------|------------|------|---------|-------------------------|--------------------------| | Family | MPN | Max CPU Speed (MHz) | Flash (KB) | SRAM (KB) | UDB | Opamp (CTBm) | CapSense | Direct LCD Drive | 12-bit SAR ADC | LP Comparators | TCPWM Blocks | SCB Blocks | Old9 | 28-SSOP | -40 to +85 °C (A grade) | -40 to +105 °C (S grade) | | | CY8C4244PVA-442Z | 48 | 16 | 4 | 2 | 1 | ~ | / | 1 Msps | 2 | 4 | 2 | 24 | ~ | ~ | _ | | | CY8C4245PVA-452Z | 48 | 32 | 4 | 4 | 0 | _ | <b>/</b> | - | 0 | 4 | 2 | 24 | ~ | ~ | _ | | 4200 | CY8C4245PVA-482Z | 48 | 32 | 4 | 4 | 1 | ~ | ~ | 1 Msps | 2 | 4 | 2 | 24 | ~ | ~ | - | | 4200 | CY8C4244PVS-442Z | 48 | 16 | 4 | 2 | 1 | ~ | ~ | 1 Msps | 2 | 4 | 2 | 24 | ~ | - | ~ | | | CY8C4245PVS-452Z | 48 | 32 | 4 | 4 | 0 | _ | ~ | _ | 0 | 4 | 2 | 24 | ~ | - | <b>v</b> | | | CY8C4245PVS-482Z | 48 | 32 | 4 | 4 | 1 | • | • | 1 Msps | 2 | 4 | 2 | 24 | ~ | _ | <b>v</b> | #### **Part Numbering Conventions** PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise. The part numbers are of the form CY8C4ABCDEF-GHI where the fields are defined as follows. Document Number: 001-93573 Rev. \*E Page 30 of 37 The field values are listed in the following table. #### Table 43. Field Values | Field | Description | Values | Meaning | |-------|----------------------------|---------|----------------------------------------| | CY8C | Cypress prefix | | | | 4 | Architecture | 4 | PSoC 4 | | А | Family within architecture | 1 | 4100 Family | | | | 2 | 4200 Family | | В | CPU speed | 2 | 24 MHz | | | | 4 | 48 MHz | | С | Flash capacity | 4 | 16 KB | | | | 5 | 32 KB | | DE | Package code | PV | SSOP | | F | Temperature range | A/S | Automotive | | GHI | Attributes code | 000-999 | Code of feature set in specific family | | Z | Fab location change | | | # **Packaging** ## **Table 44. Package Characteristics** | Parameter | Description | Conditions | Min | Тур | Max | Units | |----------------|---------------------------------------|---------------------|-----|-------|-----|-------| | T <sub>A</sub> | Operating ambient temperature | For A grade devices | -40 | 25.00 | 85 | °C | | T <sub>A</sub> | Operating ambient temperature | For S grade devices | -40 | 25.00 | 105 | °C | | T <sub>J</sub> | Operating junction temperature | For A grade devices | -40 | _ | 100 | °C | | $T_J$ | Operating junction temperature | For S grade devices | -40 | _ | 120 | °C | | $T_{JA}$ | Package $\theta_{JA}$ (28-pin SSOP) | | _ | 66.58 | _ | °C/W | | $T_{JC}$ | Package θ <sub>JC</sub> (28-pin SSOP) | | _ | 46.28 | _ | °C/W | # Table 45. Solder Reflow Peak Temperature | Package | Maximum Peak Temperature | Maximum Time at Peak Temperature | |-------------|--------------------------|----------------------------------| | 28-pin SSOP | 260 °C | 30 seconds | ## Table 46. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Package | MSL | |-------------|-------| | 28-pin SSOP | MSL 3 | PSoC4 CAB Libraries with Schematics Symbols and PCB Footprints are on the Cypress web site at http://www.cypress.com/cad-resources/psoc-4-cad-libraries?source=search&cat=technical\_documents Document Number: 001-93573 Rev. \*E Page 31 of 37 Figure 8. 28-pin SSOP (210 Mils) Package Outline, 51-85079 # **Acronyms** Table 47. Acronyms Used in this Document | Acronym | Description | |------------------|-------------------------------------------------------------------------------------------------| | abus | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | AHB | AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | ARM <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC, VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | | EOF | end of frame | | EPSR | execution program status register | | ESD | electrostatic discharge | Table 47. Acronyms Used in this Document (continued) | Acronym | Description | | | | | | | |--------------------------|--------------------------------------------------------|--|--|--|--|--|--| | ETM | embedded trace macrocell | | | | | | | | FIR | finite impulse response, see also IIR | | | | | | | | FPB | flash patch and breakpoint | | | | | | | | FS | full-speed | | | | | | | | GPIO | general-purpose input/output, applies to a PSoC pin | | | | | | | | HVI | high-voltage interrupt, see also LVI, LVD | | | | | | | | IC | integrated circuit | | | | | | | | IDAC | current DAC, see also DAC, VDAC | | | | | | | | IDE | integrated development environment | | | | | | | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | | | | | | | IIR | infinite impulse response, see also FIR | | | | | | | | ILO | internal low-speed oscillator, see also IMO | | | | | | | | IMO | internal main oscillator, see also ILO | | | | | | | | INL | integral nonlinearity, see also DNL | | | | | | | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | | | | | | | IPOR | initial power-on reset | | | | | | | | IPSR | interrupt program status register | | | | | | | | IRQ | interrupt request | | | | | | | | ITM | instrumentation trace macrocell | | | | | | | | LCD | liquid crystal display | | | | | | | | LIN | Local Interconnect Network, a communications protocol. | | | | | | | | LR | link register | | | | | | | | LUT | lookup table | | | | | | | | LVD | low-voltage detect, see also LVI | | | | | | | | LVI | low-voltage interrupt, see also HVI | | | | | | | | LVTTL | low-voltage transistor-transistor logic | | | | | | | | MAC | multiply-accumulate | | | | | | | | MCU | microcontroller unit | | | | | | | | MISO | master-in slave-out | | | | | | | | NC | no connect | | | | | | | | NMI | nonmaskable interrupt | | | | | | | | NRZ | non-return-to-zero | | | | | | | | NVIC | nested vectored interrupt controller | | | | | | | | NVL | nonvolatile latch, see also WOL | | | | | | | | opamp | operational amplifier | | | | | | | | PAL | programmable array logic, see also PLD | | | | | | | | PC | program counter | | | | | | | | PCB | printed circuit board | | | | | | | Document Number: 001-93573 Rev. \*E Page 33 of 37 ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless Connectivity ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation 2014-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable, license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or heazardous substances management, or other uses where the failure of the device or systems (including resuscitation equipment and surgical implants), pollution control or heazardous substances management, or other uses where the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-93573 Rev. \*E Revised March 28, 2017 Page 37 of 37