



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                         |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 30MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                               |
| Number of I/O              | 29                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 8K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                              |
| Data Converters            | A/D 12x12b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 32-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 32-HVQFN (5x5)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc824m201jhi33y |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 6. Block diagram



- Pin interrupts can wake up the LPC82x from sleep mode, deep-sleep mode, and power-down mode.
- Pin interrupt pattern match engine
  - Up to eight pins can be selected from all digital pins to contribute to a boolean expression. The boolean expression consists of specified levels and/or transitions on various combinations of these pins.
  - Each minterm (product term) comprising the specified boolean expression can generate its own, dedicated interrupt request.
  - Any occurrence of a pattern match can be also programmed to generate an RXEV notification to the ARM CPU. The RXEV signal can be connected to a pin.
  - The pattern match engine does not facilitate wake-up.

# 8.12 DMA controller

The DMA controller can access all memories and the USART, SPI, I2C, and ADC peripherals using DMA requests or triggers. DMA transfers can also be triggered by internal events like the ADC interrupts, the pin interrupts (PININT0 and PININT1), the SCTimer DMA requests, and the DMA trigger outputs.

## 8.12.1 Features

- 18 channels with each channel connected to peripheral request inputs.
- DMA operations can be triggered by on-chip events or by two pin interrupts. Each DMA channel can select one trigger input from 9 sources.
- Priority is user selectable for each channel.
- Continuous priority arbitration.
- Address cache with two entries.
- Efficient use of data bus.
- Supports single transfers up to 1,024 words.
- Address increment options allow packing and/or unpacking data.

# 8.12.2 DMA trigger input MUX (TRIGMUX)

Each DMA trigger is connected to a programmable multiplexer which connects the trigger input to one of multiple trigger sources. Each multiplexer supports the same trigger sources: the ADC sequence interrupts, the SCT DMA request lines, and pin interrupts PININT0 and PININT1, and the outputs of the DMA triggers 0 and 1 for chaining DMA triggers.

# 8.13 USART0/1/2

All USART functions are movable functions and are assigned to pins through the switch matrix.

## 8.13.1 Features

 Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode for USART functions connected to all digital pins except the open-drain pins.

- 7, 8, or 9 data bits and 1 or 2 stop bits
- Synchronous mode with master or slave operation. Includes data phase selection and continuous clock option.
- Multiprocessor/multidrop (9-bit) mode with software address compare. (RS-485 possible with software address detection and transceiver direction control.)
- Parity generation and checking: odd, even, or none.
- One transmit and one receive data buffer.
- RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output.
- Received data and status can optionally be read from a single register
- Break generation and detection.
- Receive data is 2 of 3 sample "voting". Status flag set when one sample differs.
- Built-in Baud Rate Generator.
- A fractional rate divider is shared among all UARTs.
- Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected.
- Separate data and flow control loopback modes for testing.
- Baud rate clock can also be output in asynchronous mode.
- Supported by on-chip ROM API.

## 8.14 SPI0/1

All SPI functions are movable functions and are assigned to pins through the switch matrix.

## 8.14.1 Features

- Maximum data rates of up to 30 Mbit/s in master mode and up to 18 Mbit/s in slave mode for SPI functions connected to all digital pins except the open-drain pins.
- Data frames of 1 to 16 bits supported directly. Larger frames supported by software.
- Master and slave operation.
- Data can be transmitted to a slave without the need to read incoming data, which can be useful while setting up an SPI memory.
- Control information can optionally be written along with data, which allows very versatile operation, including "any length" frames.
- One Slave Select input/output with selectable polarity and flexible usage.

**Remark:** Texas Instruments SSI and National Microwire modes are not supported.

# 8.15 I2C-bus interface (I2C0/1/2/3)

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the

• The WKT can be used for waking up the part from any reduced power mode, including Deep power-down mode, or for general-purpose timing.

# 8.20 Analog comparator (ACMP)

The analog comparator with selectable hysteresis can compare voltage levels on external pins and internal voltages.

After power-up and after switching the input channels of the comparator, the output of the voltage ladder must be allowed to settle to its stable value before it can be used as a comparator reference input. Settling times are given in Table 25.

The analog comparator output is a movable function and is assigned to a pin through the switch matrix. The comparator inputs and the voltage reference are enabled through the switch matrix.



#### 8.20.1 Features

- Selectable 0 mV, 10 mV ( $\pm$  5 mV), and 20 mV ( $\pm$  10 mV), 40 mV ( $\pm$  20 mV) input hysteresis.
- Two selectable external voltages (V<sub>DD</sub> or VDDCMP on pin PIO0\_6); fully configurable on either positive or negative input channel.
- Internal voltage reference from band gap selectable on either positive or negative input channel.
- 32-stage voltage ladder with the internal reference voltage selectable on either the positive or the negative input channel.

its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is nominally 100  $\mu$ s.

## 8.22.4 Clock output

The LPC82x features a clock output function that routes the IRC, the SysOsc, the watchdog oscillator, or the main clock to the CLKOUT function. The CLKOUT function can be connected to any digital pin through the switch matrix.

## 8.22.5 Wake-up process

The LPC82x begin operation at power-up by using the IRC as the clock source allowing chip operation to resume quickly. If the SysOsc, the external clock source, or the PLL are needed by the application, software must enable these features and wait for them to stabilize before they are used as a clock source.

## 8.22.6 Power control

The LPC82x supports the ARM Cortex-M0 Sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing to fine-tune power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

## 8.22.6.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile API. The API is accessible through the on-chip ROM.

The power configuration routine configures the LPC82x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- · CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 8.22.6.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

# **11.4** Power consumption

Power measurements in Active, Sleep, Deep-sleep, and Power-down modes were performed under the following conditions:

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIO DIR register.
- Write 1 to the GPIO CLR register to drive the outputs LOW.



LPC82x



#### aaa-013991 3 IDD (µA) 2.5 3.3 V 2 1.8 V 1.5 1 0.5 0 80 temperature (°C) , -40 -10 20 50 110 WKT running with internal 10 kHz low-power oscillator. Fig 19. Deep power-down mode: Typical supply current $I_{DD}$ versus temperature for different supply voltages V<sub>DD</sub> (internal clock)



LPC82x



# 12.4 Internal oscillators

#### Table 14. Dynamic characteristics: IRC

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C; 2.7 \ V \le V_{DD} \le 3.6 \ V_{[1]}.$ 

| Symbol   | Parameter                           | Conditions | Min   | Typ <u>[2]</u> | Мах   | Unit |
|----------|-------------------------------------|------------|-------|----------------|-------|------|
| 030(110) | internal RC<br>oscillator frequency | -          | 11.82 | 12             | 12.18 | MHz  |

- [1] Parameters are valid over operating temperature range unless otherwise specified.
- [2] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages.



Table 15. Dynamic characteristics: Watchdog oscillator

| Symbol                | Parameter                        | Conditions                                                  |        | Min | Typ[1] | Max | Unit |
|-----------------------|----------------------------------|-------------------------------------------------------------|--------|-----|--------|-----|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 9.4    | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 2300   | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.
- [3] See the LPC82x user manual.

## 12.4.1 I/O pins

#### Table 16. Dynamic characteristics: I/O pins<sup>[1]</sup>

 $T_{amb} = -40 \text{ °C to } +105 \text{ °C}; 3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}.$ 

| Symbol         | Parameter | Conditions               | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------|-----|-----|-----|------|
| tr             | rise time | pin configured as output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin configured as output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

## 12.4.2 WKTCLKIN pin (wake-up clock input)

#### Table 17. Dynamic characteristics: WKTCLKIN pin

 $T_{amb} = -40$  °C to +105 °C; 1.8 V  $\leq V_{DD} \leq 3.6$  V.

| Symbol            | Parameter       | Conditions                                  |            | Min | Max | Unit |
|-------------------|-----------------|---------------------------------------------|------------|-----|-----|------|
| f <sub>clk</sub>  | clock frequency | deep power-down mode and<br>power-down mode | <u>[1]</u> | -   | 1   | MHz  |
|                   |                 | deep-sleep, sleep, and active mode          | [1]        | -   | 10  | MHz  |
| t <sub>CHCX</sub> | clock HIGH time | -                                           |            | 50  | -   | ns   |
| t <sub>CLCX</sub> | clock LOW time  | -                                           |            | 50  | -   | ns   |

[1] Assuming a square-wave input clock.

### 12.4.3 SCTimer/PWM output timing

#### Table 18. SCTimer/PWM output dynamic characteristics

 $T_{amb} = -40$  °C to 105 °C; 2.4 V <= V<sub>DD</sub> <= 3.6 V; C<sub>L</sub> = 10 pF. Simulated skew (over process, voltage, and temperature) of any two SCT output signals routed to standard I/O pins; sampled at the 50 % level of the falling or rising edge; values guaranteed by design.

| Symbol             | Parameter        | Conditions | Min | Тур | Max | Unit |
|--------------------|------------------|------------|-----|-----|-----|------|
| t <sub>sk(o)</sub> | output skew time | -          | -   | -   | 4   | ns   |

### 12.4.4 I<sup>2</sup>C-bus

#### Table 19. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40$  °C to +105 °C; values guaranteed by design.[2]

| Symbol           | Parameter |              | Conditions                                        | Min                              | Max | Unit |
|------------------|-----------|--------------|---------------------------------------------------|----------------------------------|-----|------|
| f <sub>SCL</sub> | SCL clock |              | Standard-mode                                     | 0                                | 100 | kHz  |
|                  | frequency |              | Fast-mode                                         | 0                                | 400 | kHz  |
|                  |           |              | Fast-mode Plus; on<br>pins PIO0_10 and<br>PIO0_11 | 0                                | 1   | MHz  |
| t <sub>f</sub>   | fall time | [4][5][6][7] | of both SDA and SCL signals                       | -                                | 300 | ns   |
|                  |           |              | Standard-mode                                     |                                  |     |      |
|                  |           |              | Fast-mode                                         | $20 \textbf{ + } 0.1 \times C_b$ | 300 | ns   |
|                  |           |              | Fast-mode Plus;<br>on pins PIO0_10<br>and PIO0_11 | -                                | 120 | ns   |

## 12.4.5 SPI interfaces

In master mode, the maximum supported bit rate is limited by the maximum system clock to 30 Mbit/s. In slave mode, assuming a set-up time of 3 ns for the external device and neglecting any PCB trace delays, the maximum supported bit rate is  $1/(2 \times (26 \text{ ns} + 3 \text{ ns}))$  = 17 Mbit/s at 3.0 V <= VDD <= 3.6 V and 13 Mbit/s at 1.8 V <= VDD < 3.0 V. The actual bit rate depends on the delays introduced by the external trace and the external device.

**Remark:** SPI functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0\_10 and PIO0\_11.

#### Table 20. SPI dynamic characteristics

 $T_{amb} = -40$  °C to 105 °C;  $C_L = 20$  pF; input slew = 1 ns. Simulated parameters sampled at the 30 % and 70 % level of the rising or falling edge; values guaranteed by design. Delays introduced by the external trace or external device are not considered.

| Symbol            | Parameter              | Conditions                        | Min | Max      | Unit |
|-------------------|------------------------|-----------------------------------|-----|----------|------|
| SPI mast          | er                     |                                   |     |          |      |
| t <sub>DS</sub>   | data set-up time       | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 2   | -        | ns   |
| t <sub>DH</sub>   | data hold time         | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 6   | -        | ns   |
| t <sub>v(Q)</sub> | data output valid time | 1.8 V <= V <sub>DD</sub> <= 3.6 V | -3  | 4        | ns   |
| SPI slave         | )                      |                                   |     | <u> </u> |      |
| t <sub>DS</sub>   | data set-up time       | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 2   | -        | ns   |
| t <sub>DH</sub>   | data hold time         | 1.8 V <= V <sub>DD</sub> <= 3.6 V | 4   | -        | ns   |
| t <sub>v(Q)</sub> | data output valid time | 3.0 V <= V <sub>DD</sub> <= 3.6 V | 0   | 26       | ns   |
|                   |                        | 1.8 V <= V <sub>DD</sub> < 3.0 V  | 0   | 35       | ns   |

LPC82x







| Table 28. | Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external |
|-----------|----------------------------------------------------------------------------------|
|           | components parameters) low frequency mode                                        |

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 1 MHz to 5 MHz                                     | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 300 Ω                                             | 39 pF, 39 pF                                                  |
|                                                    | 30 pF                                      | < 300 Ω                                             | 57 pF, 57 pF                                                  |
| 5 MHz to 10 MHz                                    | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                                  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                                  |
| 10 MHz to 15 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                                  |
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                                  |

Table 29. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 180 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 100 Ω                                             | 39 pF, 39 pF                                                  |
| 20 MHz to 25 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 80 Ω                                              | 39 pF, 39 pF                                                  |

# 14.2 XTAL Printed-Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in

order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller according to the increase in parasitics of the PCB layout.

# 14.3 Connecting power, clocks, and debug functions

Figure 43 shows the basic board connections used to power the LPC82x, connect the external crystal, and provide debug capabilities via the serial wire port.

Product data sheet

LPC82x

# 15. Package outline



## Fig 44. Package outline SOT360-1 (TSSOP20)

LPC82x

LPC82x



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

### Fig 45. Package outline (HVQFN33 5x5)

LPC82x

© NXP Semiconductors N.V. 2018. All rights reserved.

# 17. Abbreviations

| Table 32. Abbre | Table 32. Abbreviations                     |  |  |  |  |
|-----------------|---------------------------------------------|--|--|--|--|
| Acronym         | Description                                 |  |  |  |  |
| AHB             | Advanced High-performance Bus               |  |  |  |  |
| APB             | Advanced Peripheral Bus                     |  |  |  |  |
| BOD             | BrownOut Detection                          |  |  |  |  |
| GPIO            | General-Purpose Input/Output                |  |  |  |  |
| PLL             | Phase-Locked Loop                           |  |  |  |  |
| RC              | Resistor-Capacitor                          |  |  |  |  |
| SPI             | Serial Peripheral Interface                 |  |  |  |  |
| SMBus           | System Management Bus                       |  |  |  |  |
| ТЕМ             | Transverse ElectroMagnetic                  |  |  |  |  |
| UART            | Universal Asynchronous Receiver/Transmitter |  |  |  |  |

# 18. References

| [1] | LPC82x User manual UM10800:                          |  |  |
|-----|------------------------------------------------------|--|--|
|     | http://www.nxp.com/documents/user_manual/UM10800.pdf |  |  |

- [2] LPC82x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC82X.pdf
- [3] I2C-bus specification UM10204.
- [4] Technical note ADC design guidelines: http://www.nxp.com/documents/technical\_note/TN00009.pdf

# 20. Legal information

# 20.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

# 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Product data sheet

All information provided in this document is subject to legal disclaimers.