# E·XFL

#### NXP USA Inc. - KMPC8560CPX667JB Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 667MHz                                                                   |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DDR, SDRAM                                                               |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10/100/1000Mbps (2)                                                      |
| SATA                            | -                                                                        |
| USB                             | -                                                                        |
| Voltage - I/O                   | 2.5V, 3.3V                                                               |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                        |
| Package / Case                  | 783-BFBGA, FCBGA                                                         |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8560cpx667jb |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Chara                                                                                                | cteristic                                                                                                                          | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Max Value                        | Unit | Notes |
|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|-------|
| DDR DRAM I/O voltage                                                                                 |                                                                                                                                    | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3 to 3.63                     | V    | _     |
| Three-speed Ethernet I/O voltage                                                                     |                                                                                                                                    | LV <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3 to 3.63<br>-0.3 to 2.75     | V    | —     |
| CPM, PCI/PCI-X, local bus, Ra<br>management, DUART, system<br>I <sup>2</sup> C, and JTAG I/O voltage | bidIO, 10/100 Ethernet,MII control and power management,                                                                           | Image: Displaying state of the state o |                                  | 3    |       |
| Input voltage                                                                                        | DDR DRAM signals                                                                                                                   | MV <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                                                      | DDR DRAM reference                                                                                                                 | MV <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                                                      | Three-speed Ethernet signals                                                                                                       | LV <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5  |
|                                                                                                      | CPM, Local bus, RapidIO, 10/100<br>Ethernet, SYSCLK, system<br>control and power management,<br>I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 5     |
|                                                                                                      | PCI/PCI-X                                                                                                                          | OV <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 6     |
| Storage temperature range                                                                            |                                                                                                                                    | T <sub>STG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | –55 to 150                       | °C   | —     |

#### Table 1. Absolute Maximum Ratings <sup>1</sup> (continued)

#### Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. (M,L,O)VIN and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 6. OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 3.

### 2.1.2 Power Sequencing

The MPC8560 requires its power rails to be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1.  $V_{DD}$ ,  $AV_{DD}$
- 2. GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub> (I/O supplies)

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90 percent of their value before the voltage rails on the current step reach 10 percent of theirs.

### 7.2.3 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

### 7.2.3.1 TBI Transmit AC Timing Specifications

Table 25 provides the TBI transmit AC timing specifications.

#### Table 25. TBI Transmit AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V ± 5%, or LV<sub>DD</sub>=2.5V ± 5%.

| Parameter/Condition                        | Symbol <sup>1</sup>                                  | Min | Тур | Max | Unit |
|--------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                       | t <sub>TTX</sub>                                     | —   | 8.0 | _   | ns   |
| GTX_CLK duty cycle                         | t <sub>TTXH</sub> /t <sub>TTX</sub>                  | 40  | —   | 60  | %    |
| TCG[9:0] setup time GTX_CLK going high     | t <sub>TTKHDV</sub>                                  | 2.0 | —   | _   | ns   |
| TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub>                                  | 1.0 | —   | _   | ns   |
| GTX_CLK clock rise and fall time           | t <sub>TTXR</sub> , t <sub>TTXF</sub> <sup>2,3</sup> | —   | —   | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of t(first two letters of functional block)(signal)(state

)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2.Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3.Guaranteed by design.

Figure 12 shows the TBI transmit AC timing diagram.



Figure 12. TBI Transmit AC Timing Diagram

| Parameter                                                             | Symbol | Min  | Мах | Unit |
|-----------------------------------------------------------------------|--------|------|-----|------|
| Input high current ( $OV_{DD} = Max$ , $V_{IN}$ <sup>1</sup> = 2.1 V) | IIН    | —    | 40  | μA   |
| Input low current ( $OV_{DD} = Max, V_{IN} = 0.5 V$ )                 | IIL    | -600 | _   | μA   |

#### Table 28. MII Management DC Electrical Characteristics (continued)

Note:

1.Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

### 7.3.2 MII Management AC Electrical Specifications

Table 29 provides the MII management AC timing specifications.

#### Table 29. MII Management AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  is 3.3 V ± 5%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min   | Тур | Мах                             | Unit | Notes |
|----------------------------|---------------------|-------|-----|---------------------------------|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | 0.893 | _   | 10.4                            | MHz  | 2, 4  |
| MDC period                 | t <sub>MDC</sub>    | 96    | _   | 1120                            | ns   |       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32    | —   | —                               | ns   |       |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> |       |     | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns   | 3     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10    | —   | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns   | 3     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5     | —   | —                               | ns   |       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0     | —   | —                               | ns   |       |
| MDC rise time              | t <sub>MDCR</sub>   | —     | _   | 10                              | ns   | 4     |
| MDC fall time              | t <sub>MDHF</sub>   | _     |     | 10                              | ns   | 4     |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern of t(first two letters of functional block)(signal)(state)

(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a CCB clock of 333 MHz, the maximum frequency is 10.4 MHz and the minimum frequency is 1.5 MHz).

3. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the delay is 60 ns and for a CCB clock of 333 MHz, the delay is 48 ns).

4. Guaranteed by design.



Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Bypass Mode)

# 9 CPM

This section describes the DC and AC electrical specifications for the CPM of the MPC8560.

# 9.1 CPM DC Electrical Characteristics

Table 33 provides the DC electrical characteristics for the MPC8560 CPM.

Table 33. CPM DC Electrical Characteristics

| Characteristic                                  | Symbol          | Min | Max   | Unit | Notes |
|-------------------------------------------------|-----------------|-----|-------|------|-------|
| Input high voltage                              | V <sub>IH</sub> | 2.0 | 3.465 | V    | 1     |
| Input low voltage                               | V <sub>IL</sub> | GND | 0.8   | V    | 1, 2  |
| Output high voltage (I <sub>OH</sub> = -8.0 mA) | V <sub>OH</sub> | 2.4 | _     | V    | 1     |
| Output low voltage (I <sub>OL</sub> = 8.0 mA)   | V <sub>OL</sub> | _   | 0.5   | V    | 1     |

#### MPC8560 Integrated Processor Hardware Specifications, Rev. 4.2

СРМ

| Characteristic                                  | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------|-----------------|-----|-----|------|-------|
| Output high voltage (I <sub>OH</sub> = -2.0 mA) | V <sub>OH</sub> | 2.4 | _   | V    | 1     |
| Output low voltage (I <sub>OL</sub> = 3.2 mA)   | V <sub>OL</sub> | _   | 0.4 | V    | 1     |

Table 33. CPM DC Electrical Characteristics (continued)

Note:

1. This specification applies to the following pins: PA[0-31], PB[4-31], PC[0-31], and PD[4-31].

2. VIL (max) for the IIC interface is 0.8 V rather than the 1.5 V specified in the IIC standard

# 9.2 CPM AC Timing Specifications

Table 34 and Table 35 provide the CPM input and output AC timing specifications, respectively.

#### NOTE: Rise/Fall Time on CPM Input Pins

It is recommended that the rise/fall time on CPM input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC.

| Characteristic                                        | Symbol <sup>2</sup>   | Min <sup>3</sup> | Unit |
|-------------------------------------------------------|-----------------------|------------------|------|
| FCC inputs—internal clock (NMSI) input setup time     | t <sub>FIIVKH</sub>   | 6                | ns   |
| FCC inputs—internal clock (NMSI) hold time            | t <sub>FIIXKH</sub>   | 0                | ns   |
| FCC inputs—external clock (NMSI) input setup time     | t <sub>FEIVKH</sub>   | 2.5              | ns   |
| FCC inputs—external clock (NMSI) hold time            | t <sub>FEIXKH</sub> b | 2                | ns   |
| SCC/SPI inputs-internal clock (NMSI) input setup time | t <sub>NIIVKH</sub>   | 6                | ns   |
| SCC/SPI inputs-internal clock (NMSI) input hold time  | t <sub>NIIXKH</sub>   | 0                | ns   |
| SCC/SPI inputs—external clock (NMSI) input setup time | t <sub>NEIVKH</sub>   | 4                | ns   |
| SCC/SPI inputs—external clock (NMSI) input hold time  | t <sub>NEIXKH</sub>   | 2                | ns   |
| TDM inputs/SI—input setup time                        | t <sub>TDIVKH</sub>   | 4                | ns   |
| TDM inputs/SI—hold time                               | t <sub>TDIXKH</sub>   | 3                | ns   |

Table 34. CPM Input AC Timing Specifications <sup>1</sup>

#### СРМ

Figure 24 shows the FCC internal clock.



Figure 24. FCC Internal AC Timing Clock Diagram

Figure 25 shows the FCC external clock.





Figure 26 shows Ethernet collision timing on FCCs.



Figure 26. Ethernet Collision AC Timing Diagram (FCC)

# Table 36 shows CPM I<sup>2</sup>C AC Timing.

| Table 36. CPM I <sup>2</sup> C AC Timing | Table 36. | СРМ | I <sup>2</sup> C | AC | Timing |
|------------------------------------------|-----------|-----|------------------|----|--------|
|------------------------------------------|-----------|-----|------------------|----|--------|

| Characteristic                          | Symbol             | Min                             | Мах                           | Unit |
|-----------------------------------------|--------------------|---------------------------------|-------------------------------|------|
| SCL clock frequency (slave)             | f <sub>SCL</sub>   | 0                               | F <sub>MAX</sub> <sup>1</sup> | Hz   |
| SCL clock frequency (master)            | f <sub>SCL</sub>   | BRGCLK/16512                    | BRGCLK/48                     | Hz   |
| Bus free time between transmissions     | t <sub>SDHDL</sub> | 1/(2.2 * f <sub>SCL</sub> )     | _                             | S    |
| Low period of SCL                       | t <sub>SCLCH</sub> | 1/(2.2 * f <sub>SCL</sub> )     | _                             | S    |
| High period of SCL                      | t <sub>SCHCL</sub> | 1/(2.2 * f <sub>SCL</sub> )     | _                             | S    |
| Start condition setup time <sup>2</sup> | t <sub>SCHDL</sub> | 2/(divider * f <sub>SCL</sub> ) | _                             | S    |
| Start condition hold time <sup>2</sup>  | t <sub>SDLCL</sub> | 3/(divider * f <sub>SCL</sub> ) | _                             | S    |
| Data hold time <sup>2</sup>             | t <sub>SCLDX</sub> | 2/(divider * f <sub>SCL</sub> ) | _                             | S    |
| Data setup time <sup>2</sup>            | t <sub>SDVCH</sub> | 3/(divider * f <sub>SCL</sub> ) | _                             | S    |
| SDA/SCL rise time                       | t <sub>SRISE</sub> | —                               | 1/(10 * f <sub>SCL</sub> )    | S    |
| SDA/SCL fall time                       | t <sub>SFALL</sub> | —                               | 1/(33 * f <sub>SCL</sub> )    | s    |
| Stop condition setup time               | t <sub>SCHDH</sub> | 2/(divider * f <sub>SCL</sub> ) | _                             | S    |

Notes:

1.F<sub>MAX</sub> = BRGCLK/(min\_divider\*prescaler). Where prescaler=25-I2MODE[PDIV]; and min\_divider=12 if digital filter disabled and 18 if enabled.

Example #1: if I2MODE[PDIV]=11 (prescaler=4) and I2MODE[FLT]=0 (digital filter disabled) then FMAX=BRGCLK/48

Example #2: if I2MODE[PDIV]=00 (prescaler=32) and I2MODE[FLT]=1 (digital filter enabled) then FMAX=BRGCLK/576

2.divider =  $f_{SCL}$ /prescaler.

In master mode: divider = BRGCLK/(f<sub>SCL</sub>\*prescaler) = 2\*(I2BRG[DIV]+3) In slave mode: divider = BRGCLK/(f<sub>SCL</sub>\*prescaler)

Figure 30 is a a diagram of CPM I<sup>2</sup>C Bus Timing.



Figure 30. CPM I<sup>2</sup>C Bus Timing Diagram

Figure 35 provides the test access port timing diagram.



Figure 35. Test Access Port Timing Diagram

# 11 I<sup>2</sup>C

I2C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8560.

# 11.1 I<sup>2</sup>C DC Electrical Characteristics

Table 40 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8560.

### Table 40. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  5%.

| Parameter                                                                                               | Symbol              | Min                 | Мах                    | Unit | Notes |
|---------------------------------------------------------------------------------------------------------|---------------------|---------------------|------------------------|------|-------|
| Input high voltage level                                                                                | V <sub>IH</sub>     | $0.7 	imes OV_{DD}$ | OV <sub>DD</sub> + 0.3 | V    |       |
| Input low voltage level                                                                                 | V <sub>IL</sub>     | -0.3                | $0.3 	imes OV_{DD}$    | V    | _     |
| Low level output voltage                                                                                | V <sub>OL</sub>     | 0                   | $0.2 \times OV_{DD}$   | V    | 1     |
| Pulse width of spikes which must be suppressed by the input filter                                      | t <sub>i2KHKL</sub> | 0                   | 50                     | ns   | 2     |
| Input current each I/O pin (input voltage is between 0.1 $\times$ OV_{DD} and 0.9 $\times$ OV_{DD}(max) | lı                  | -10                 | 10                     | μA   | 3     |
| Capacitance for each I/O pin                                                                            | CI                  | —                   | 10                     | pF   | —     |

#### Notes:

1.Output voltage (open drain or open collector) condition = 3 mA sink current.

2.Refer to the *MPC8560 PowerQUICC III Integrated Communications Processor Preliminary Reference Manual* for information on the digital filter used.

3.I/O pins will obstruct the SDA and SCL lines if  $\text{OV}_{\text{DD}}$  is switched off.

#### MPC8560 Integrated Processor Hardware Specifications, Rev. 4.2

52

# 11.2 I<sup>2</sup>C AC Electrical Specifications

Table 41 provides the AC timing parameters for the  $I^2C$  interface of the MPC8560.

### Table 41. I<sup>2</sup>C AC Electrical Specifications

All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 40).

| Parameter                                                                                    | Symbol <sup>1</sup>              | Min                  | Мах              | Unit |
|----------------------------------------------------------------------------------------------|----------------------------------|----------------------|------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>                 | 0                    | 400              | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub> 6              | 1.3                  | _                | μs   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub> 6              | 0.6                  | _                | μs   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> <sup>6</sup> | 0.6                  | _                | μs   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> <sup>6</sup> | 0.6                  | _                | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> 6            | 100                  | _                | ns   |
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices                   | t <sub>I2DXKL</sub>              | 0 <sup>2</sup>       | 0.9 <sup>3</sup> | μs   |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub>              | 0.6                  | _                | μs   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub>              | 1.3                  | _                | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>                  | $0.1 \times OV_{DD}$ | _                | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>                  | $0.2 \times OV_{DD}$ | _                | V    |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern of t(first two letters of functional block)(signal)(state)

(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>l2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>l2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>l2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>l2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>l2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the stop condition (P) reaching the valid state (V) relative to the t<sub>l2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2.MPC8560 provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

3. The maximum t<sub>I2DVKH</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.

 $4.C_B$  = capacitance of one bus line in pF.

6.Guaranteed by design.

Figure 16 provides the AC test load for the  $I^2C$ .



Figure 36. I<sup>2</sup>C AC Test Load

#### RapidIO

## **13.3.2 RapidIO Receiver AC Timing Specifications**

The RapidIO receiver AC timing specifications are provided in Table 51. A receiver shall comply with the specifications for each data rate/frequency for which operation of the receiver is specified. Unless otherwise specified, these specifications are subject to the following conditions.

- The specifications apply over the supply voltage and ambient temperature ranges specified by the device vendor.
- The specifications apply for any combination of data patterns on the data signals.
- The specifications apply over the receiver common mode and differential input voltage ranges.
- Clock specifications apply only to clock signals.
- Data specifications apply only to data signals (FRAME, D[0:7])

### Table 51. RapidIO Receiver AC Timing Specifications—500 Mbps Data Rate

| Characteristic                                                            | Symbol                 | Symbol Min Max |     | Unit | Notes |
|---------------------------------------------------------------------------|------------------------|----------------|-----|------|-------|
| Characteristic                                                            | Symbol                 |                |     | Unit |       |
| Duty cycle of the clock input                                             | DC                     | 47             | 53  | %    | 1, 5  |
| Data valid                                                                | DV                     | 1080           |     | ps   | 2     |
| Allowable static skew between any two data inputs within a 8-/9-bit group | t <sub>dpair</sub>     | —              | 380 | ps   | 3     |
| Allowable static skew of data inputs to associated clock                  | t <sub>SKEW,PAIR</sub> | -300           | 300 | ps   | 4     |

#### Notes:

1.Measured at  $V_{ID} = 0$  V.

2.Measured using the RapidIO receive mask shown in Figure 46.

3.See Figure 49.

4.See Figure 48 and Figure 49.

5.Guaranteed by design.

### Table 52. RapidIO Receiver AC Timing Specifications—750 Mbps Data Rate

| Characteristic                                                            | Symbol                 | Ra   | nge | Unit | Notes |
|---------------------------------------------------------------------------|------------------------|------|-----|------|-------|
| Characteristic                                                            | Symbol                 | Min  | Мах |      |       |
| Duty cycle of the clock input                                             | DC                     | 47   | 53  | %    | 1, 5  |
| Data valid                                                                | DV                     | 600  | —   | ps   | 2     |
| Allowable static skew between any two data inputs within a 8-/9-bit group | t <sub>DPAIR</sub>     | _    | 400 | ps   | 3     |
| Allowable static skew of data inputs to associated clock                  | t <sub>skew,pair</sub> | -267 | 267 | ps   | 4     |

#### Notes:

1.Measured at  $V_{ID} = 0 V$ .

2.Measured using the RapidIO receive mask shown in Figure 46.

3.See Figure 49.

4.See Figure 48 and Figure 49.

5.Guaranteed by design.

#### RapidIO

enough that increasing the length of the sequence does not cause the resulting eye pattern to change from one that complies with the RapidIO receive mask to one that does not comply with the mask. The data carried by any given data signal in the interface may not be correlated with the data carried by any other data signal in the interface. The zero-crossings of the clock associated with a data signal shall be used as the timing reference for aligning the multiple recordings of the data signal when the recordings are overlaid.

While the method used to make the recordings and overlay them to form the eye pattern is not specified, the method used shall be demonstrably equivalent to the following method. The signal under test is repeatedly recorded with a digital oscilloscope in infinite persistence mode. Each recording is triggered by a zero-crossing of the clock associated with the data signal under test. Roughly half of the recordings are triggered by positive-going clock zero-crossings and roughly half are triggered by negative-going clock zero-crossings. Each recording is at least 1.9 UI in length (to ensure that at least one complete eye is formed) and begins 0.5 UI before the trigger point (0.5 UI before the associated clock zero-crossing). Depending on the length of the individual recordings used to generate the eye pattern, one or more complete eyes will be formed. Regardless of the number of eyes, the eye whose center is immediately to the right of the trigger point is the eye used for compliance testing.

An example of an eye pattern generated using the above method with recordings 3 UI in length is shown in Figure 47. In this example, there is no skew between the signal under test and the associated clock used to trigger the recordings. If skew was present, the eye pattern would be shifted to the left or right relative to the oscilloscope trigger point.



Figure 47. Example Receiver Input Eye Pattern

Package and Pin Listings

# 14 Package and Pin Listings

This section details package parameters, pin assignments, and dimensions.

# 14.1 Package Parameters for the MPC8560 FC-PBGA

The package parameters are as provided in the following list. The package type is  $29 \text{ mm} \times 29 \text{ mm}$ , 783 flip chip plastic ball grid array (FC-PBGA).

| Die size                | $12.2 \text{ mm} \times 9.5 \text{ mm}$ |
|-------------------------|-----------------------------------------|
| Package outline         | $29 \text{ mm} \times 29 \text{ mm}$    |
| Interconnects           | 783                                     |
| Pitch                   | 1 mm                                    |
| Minimum module height   | 3.07 mm                                 |
| Maximum module height   | 3.75 mm                                 |
| Solder Balls            | 62 Sn/36 Pb/2 Ag                        |
| Ball diameter (typical) | 0.5 mm                                  |
|                         |                                         |

- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.
- 5. Capacitors may not be present on all devices.
- 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top.
- 7. The socket lid must always be oriented to A1.

# **14.3 Pinout Listings**

Table 54 provides the pin-out listing for the MPC8560, 783 FC-PBGA package.

#### Table 54. MPC8560 Pinout Listing

| Signal        | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                      | Pin Type | Power<br>Supply  | Notes |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|
| PCI/PCI-X     |                                                                                                                                                                                                                                                                                                                                                                                         |          |                  |       |  |  |
| PCI_AD[63:0]  | AA14, AB14, AC14, AD14, AE14, AF14, AG14, AH14,<br>V15, W15, Y15, AA15, AB15, AC15, AD15, AG15,<br>AH15, V16, W16, AB16, AC16, AD16, AE16, AF16,<br>V17, W17, Y17, AA17, AB17, AE17, AF17, AF18, AH6,<br>AD7, AE7, AH7, AB8, AC8, AF8, AG8, AD9, AE9, AF9,<br>AG9, AH9, W10, Y10, AA10, AE11, AF11, AG11,<br>AH11, V12, W12, Y12, AB12, AD12, AE12, AG12,<br>AH12, V13, Y13, AB13, AC13 | I/O      | OV <sub>DD</sub> | 17    |  |  |
| PCI_C_BE[7:0] | AG13, AH13, V14, W14, AH8, AB10, AD11, AC12                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 17    |  |  |
| PCI_PAR       | AA11                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | —     |  |  |
| PCI_PAR64     | Y14                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | _     |  |  |
| PCI_FRAME     | AC10                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_TRDY      | AG10                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_IRDY      | AD10                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_STOP      | V11                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_DEVSEL    | AH10                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_IDSEL     | AA9                                                                                                                                                                                                                                                                                                                                                                                     | I        | OV <sub>DD</sub> | —     |  |  |
| PCI_REQ64     | AE13                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5, 10 |  |  |
| PCI_ACK64     | AD13                                                                                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_PERR      | W11                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI_SERR      | Y11                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | 2, 4  |  |  |
| PCI_REQ0      | AF5                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | —     |  |  |
| PCI_REQ[1:4]  | AF3, AE4, AG4, AE5                                                                                                                                                                                                                                                                                                                                                                      | I        | OV <sub>DD</sub> | —     |  |  |
| PCI_GNT[0]    | AE6                                                                                                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | —     |  |  |
| PCI_GNT[1:4]  | AG5, AH5, AF6, AG6                                                                                                                                                                                                                                                                                                                                                                      | 0        | OV <sub>DD</sub> | 5, 9  |  |  |

| Characteristic           | Symbol                | Value | Unit | Notes |
|--------------------------|-----------------------|-------|------|-------|
| Junction-to-case thermal | $R_{	extsf{	heta}JC}$ | 0.8   | °C/W | 4     |

#### Table 60. Package Thermal Characteristics (continued)

Notes

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance
- 2. Per JEDEC JESD51-6 with the board horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). Cold plate temperature is used for case temperature; measured value includes the thermal resistance of the interface layer.

# **16.2 Thermal Management Information**

This section provides thermal management information for the flip chip plastic ball grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. The recommended attachment method to the heat sink is illustrated in Figure 51. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force.



#### Figure 51. Package Exploded Cross-Sectional View with Several Heat Sink Options

The system board designer can choose between several types of heat sinks to place on the MPC8560. There are several commercially-available heat sinks from the following vendors:

Aavid Thermalloy 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com 603-224-9988

#### Thermal

| Alpha Novatech                                                                                  | 408-749-7601 |
|-------------------------------------------------------------------------------------------------|--------------|
| 473 Sapena Ct. #15                                                                              | +00-7+7-7001 |
| Santa Clara, CA 95054                                                                           |              |
| Internet: www.alphanovatech.com                                                                 |              |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502 | 818-842-7277 |
| Internet: www.ctscorp.com                                                                       |              |
| Millennium Electronics (MEI)                                                                    | 408-436-8770 |
| Loroco Sites                                                                                    |              |
| 671 East Brokaw Road                                                                            |              |
| San Jose, CA 95112                                                                              |              |
| Internet: www.mei-millennium.com                                                                |              |
| Tyco Electronics                                                                                | 800-522-6752 |
| Chip Coolers <sup>TM</sup>                                                                      |              |
| P.O. Box 3668                                                                                   |              |
| Harrisburg, PA 17105-3668                                                                       |              |
| Internet: www.chipcoolers.com                                                                   |              |
| Wakefield Engineering                                                                           | 603-635-5102 |
| 33 Bridge St.                                                                                   |              |
| Pelham, NH 03076                                                                                |              |
| Internet: www.wakefield.com                                                                     |              |

Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Several heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, Millennium Electronics, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, that will allow the MPC8560 to function in various environments.

## 16.2.1 Recommended Thermal Model

For system thermal modeling, the MPC8560 thermal model is shown in Figure 52. Five cuboids are used to represent this device. To simplify the model, the solder balls and substrate are modeled as a single block 29x29x1.47 mm with the conductivity adjusted accordingly. For modeling, the planar dimensions of the die are rounded to the nearest mm, so the die is modeled as 10x12 mm at a thickness of 0.76 mm. The bump/underfill layer is modeled as a collapsed resistance between the die and substrate assuming a conductivity of 0.6 in-plane and 1.9 W/m•K in the thickness dimension of 0.76 mm. The lid attach adhesive is also modeled as a collapsed resistance with dimensions of 10x12x0.050 mm and the conductivity of 1 W/m•K. The nickel plated copper lid is modeled as 12x14x1 mm. Note that the die and lid are not centered on the substrate; there is a 1.5 mm offset documented in the case outline drawing in Figure 50.





Figure 52. MPC8560 Thermal Model

## **16.2.2 Internal Package Conduction Resistance**

For the packaging technology, shown in Table 60, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

#### Thermal

888-246-9050

Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com

### **16.2.4 Heat Sink Selection Examples**

The following section provides a heat sink selection example using one of the commercially available heat sinks.

### 16.2.4.1 Case 1

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

$$T_{J} = T_{I} + T_{R} + (\theta_{JC} + \theta_{INT} + \theta_{SA}) \times P_{D}$$

where

 $T_J$  is the die-junction temperature

T<sub>I</sub> is the inlet cabinet ambient temperature

 $T_R$  is the air temperature rise within the computer cabinet

 $\theta_{IC}$  is the junction-to-case thermal resistance

 $\theta_{INT}$  is the adhesive or interface material thermal resistance

 $\theta_{SA}$  is the heat sink base-to-ambient thermal resistance

P<sub>D</sub> is the power dissipated by the device

During operation the die-junction temperatures (T<sub>J</sub>) should be maintained within the range specified in Table 2. The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature (T<sub>A</sub>) may range from 30° to 40°C. The air temperature rise within a cabinet (T<sub>R</sub>) may be in the range of 5° to 10°C. The thermal resistance of some thermal interface material ( $\theta_{INT}$ ) may be about 1°C/W. Assuming a T<sub>I</sub> of 30°C, a T<sub>R</sub> of 5°C, a FC-PBGA package  $\theta_{JC} = 0.8$ , and a power consumption (P<sub>D</sub>) of 7.0 W, the following expression for T<sub>J</sub> is obtained:

Die-junction temperature:  $T_J = 30^{\circ}C + 5^{\circ}C + (0.8^{\circ}C/W + 1.0^{\circ}C/W + \theta_{SA}) \times 7.0 W$ 

The heat sink-to-ambient thermal resistance ( $\theta_{SA}$ ) versus airflow velocity for a Thermalloy heat sink #2328B is shown in Figure 55.

Assuming an air velocity of 2 m/s, we have an effective  $\theta_{SA+}$  of about 3.3°C/W, thus

 $T_{I} = 30^{\circ}C + 5^{\circ}C + (0.8^{\circ}C/W + 1.0^{\circ}C/W + 3.3^{\circ}C/W) \times 7.0 W,$ 

resulting in a die-junction temperature of approximately 71°C which is well within the maximum operating temperature of the component.

# **17.8 JTAG Configuration Signals**

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the Power Architecture. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 60 allows the COP port to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well.

The COP interface has a standard header, shown in Figure 60, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 60 is common to all known emulators.

#### System Design Information



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

#### Figure 61. JTAG Interface Connection

| Rev. No. | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                       |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2      | Section 1.1.1—Updated feature list.<br>Section 1.2.1.1—Updated notes for Table 1.                                                                                                                                                                                                                                                                                           |
|          | Section 1.2.1.2—Removed 5-V PCI interface overshoot and undershoot figure.                                                                                                                                                                                                                                                                                                  |
|          | Section 1.2.1.3—Added this section to summarize impedance driver settings for various interfaces.                                                                                                                                                                                                                                                                           |
|          | Section 1.4—Updated rows in Reset Initialization timing specifications table. Added a table with DLL and PLL timing specifications.                                                                                                                                                                                                                                         |
|          | Section 1.5.2.2—Updated note 6 of DDR SDRAM Output AC Timing Specifications table.                                                                                                                                                                                                                                                                                          |
|          | Section 1.7—Changed the minimum input low current from -600 to -15 $\mu A$ for the RGMII DC electrical characteristics.                                                                                                                                                                                                                                                     |
|          | Section 1.7.2—Changed LCS[3:4] to TSEC1_TXD[6:5]. Updated notes regarding LCS[3:4].                                                                                                                                                                                                                                                                                         |
|          | Section 1.13.2—Updated the mechanical dimensions diagram for the package.                                                                                                                                                                                                                                                                                                   |
|          | Section 1.13.3—Updated the notes for LBCTL, TRIG_OUT, and ASLEEP. Corrected pin assignments for IIC_SDA and IIC_SCL. Corrected reserved pin assignment of V11 to U11. V11 is actually PCI_STOP. Section 1.14.1—Updated the table for frequency options with respect to platform/CCB frequencies. Section 1.14.4—Edited Frequency options with respect to memory bus speeds. |
|          |                                                                                                                                                                                                                                                                                                                                                                             |
| 1.1      | Made updates throughout document.                                                                                                                                                                                                                                                                                                                                           |
|          | Section 1.6.1—Added symbols and note for the GTX_CLK125 timing parameters.                                                                                                                                                                                                                                                                                                  |
|          | Section 1.11.3—Updated pin list table: LGPL5/LSDAMUX to LGPL5, LA[27:29] and LA[30:31] to LA[27:31], TRST to $\overline{\text{TRST}}$ , added GBE Clocking section and EC_GTX_CLK125 signal.                                                                                                                                                                                |
|          | Figure 50—Updated pin 2 connection information.                                                                                                                                                                                                                                                                                                                             |
| 1        | Original Customer Version.                                                                                                                                                                                                                                                                                                                                                  |