# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | HCS12                                                                   |
| Core Size                  | 16-Bit                                                                  |
| Speed                      | 32MHz                                                                   |
| Connectivity               | CANbus, SCI, SPI                                                        |
| Peripherals                | LVD, POR, PWM, WDT                                                      |
| Number of I/O              | 49                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 4K x 8                                                                  |
| RAM Size                   | 6K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.72V ~ 5.5V                                                            |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP                                                                 |
| Supplier Device Package    | 64-LQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12p128j0clhr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

A full list of family members and options is included in the appendices.

The following revision history table summarizes changes contained in this document.

This document contains information for all constituent modules, with the exception of the CPU. For CPU information please refer to CPU12-1 in the CPU12 & CPU12X Reference Manual.

### **Revision History**

| Date          | Revision<br>Level | Description                                                                                                                                                                                                                                    |
|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2008    | 1.07              | PRELIMINARY                                                                                                                                                                                                                                    |
| July 2008     | 1.08              | Minor Corrections<br>Added typ. I <sub>DD</sub> values                                                                                                                                                                                         |
| December 2008 | 1.09              | Completed Electricals<br>Minor Corrections                                                                                                                                                                                                     |
| March 2009    | 1.10              | Final Electricals                                                                                                                                                                                                                              |
| June 2009     | 1.11              | Corrected section 1.11.3.4 Memory<br>Corrected 1.7.3.16 - 1.7.3.19 SPI pin description<br>Removed reference to MMCCTL1 register from Table 13-5<br>Removed item 4b from Table A-6 and A-7<br>Changed Version ID in Table 1-5 from \$FF to \$00 |
| October 2009  | 1.12              | Added Register Summary Appendix D<br>Updated FTMRC Blockguide . See Revision History Chapter 13<br>Updated CPMU Blockguide . See Revision History Chapter 7                                                                                    |
| April 2010    | 1.13              | Updated S12PMMCV1 Blockguide. See Revision History Chapter 3<br>Updated S12CPMU Blockguide. See Revision History Chapter 7                                                                                                                     |



| 5.4 | Functior | nal Description                              | . 138 |
|-----|----------|----------------------------------------------|-------|
|     | 5.4.1    | Security                                     | . 138 |
|     | 5.4.2    | Enabling and Activating BDM                  | . 138 |
|     | 5.4.3    | BDM Hardware Commands                        | . 139 |
|     | 5.4.4    | Standard BDM Firmware Commands               | . 140 |
|     | 5.4.5    | BDM Command Structure                        | . 141 |
|     | 5.4.6    | BDM Serial Interface                         | . 143 |
|     | 5.4.7    | Serial Interface Hardware Handshake Protocol | . 146 |
|     | 5.4.8    | Hardware Handshake Abort Procedure           | . 148 |
|     | 5.4.9    | SYNC — Request Timed Reference Pulse         | . 151 |
|     | 5.4.10   | Instruction Tracing                          | . 151 |
|     | 5.4.11   | Serial Communication Time Out                | . 152 |

# Chapter 6 S12S Debug Module (S12SDBGV2)

| 6.1 | Introduc | tion                               | 5 |
|-----|----------|------------------------------------|---|
|     | 6.1.1    | Glossary Of Terms                  | 5 |
|     | 6.1.2    | Overview                           | 5 |
|     | 6.1.3    | Features                           | 5 |
|     | 6.1.4    | Modes of Operation                 | 7 |
|     | 6.1.5    | Block Diagram                      | 7 |
| 6.2 | External | Signal Description                 | 7 |
| 6.3 | Memory   | Map and Registers                  | 8 |
|     | 6.3.1    | Module Memory Map                  | 8 |
|     | 6.3.2    | Register Descriptions              | 9 |
| 6.4 | Function | nal Description                    | 4 |
|     | 6.4.1    | S12SDBG Operation                  | 4 |
|     | 6.4.2    | Comparator Modes                   | 5 |
|     | 6.4.3    | Match Modes (Forced or Tagged) 179 | 9 |
|     | 6.4.4    | State Sequence Control             | ) |
|     | 6.4.5    | Trace Buffer Operation             | 1 |
|     | 6.4.6    | Tagging                            | 7 |
|     | 6.4.7    | Breakpoints                        | 7 |
| 6.5 | Applicat | ion Information                    | 9 |
|     | 6.5.1    | State Machine scenarios            | 9 |
|     | 6.5.2    | Scenario 1                         | ) |
|     | 6.5.3    | Scenario 2                         | ) |
|     | 6.5.4    | Scenario 3                         | 1 |
|     | 6.5.5    | Scenario 4                         | 1 |
|     | 6.5.6    | Scenario 5                         | 2 |
|     | 6.5.7    | Scenario 6                         | 2 |
|     | 6.5.8    | Scenario 7                         | 2 |
|     | 6.5.9    | Scenario 8                         | 3 |
|     | 6.5.10   | Scenario 9 194                     | 4 |
|     | 6.5.11   | Scenario 10                        | 4 |



#### **Dverview MC9S12P-Family**

- Programmable character length
- Programmable polarity for transmitter and receiver
- Active edge receive wakeup
- Break detect and transmit collision detect supporting LIN

# **1.3.12** Serial Peripheral Interface Module (SPI)

- Configurable 8- or 16-bit data size
- Full-duplex or single-wire bidirectional
- Double-buffered transmit and receive
- Master or slave mode
- MSB-first or LSB-first shifting
- Serial clock phase and polarity options

# 1.3.13 Analog-to-Digital Converter Module (ATD)

- 10-channel, 12-bit analog-to-digital converter
  - 3 us single conversion time
  - 8-/10-/12-bit resolution
  - Left or right justified result data
  - Internal oscillator for conversion in stop modes
  - Wakeup from low power modes on analog comparison > or <= match
  - Continuous conversion mode
  - Multiple channel scans
- Pins can also be used as digital I/O

# 1.3.14 On-Chip Voltage Regulator (VREG)

- Linear voltage regulator with bandgap reference
- Low-voltage detect (LVD) with low-voltage interrupt (LVI)
- Power-on reset (POR) circuit
- Low-voltage reset (LVR)
- High temperature sensor

# 1.3.15 Background Debug (BDM)

- Non-intrusive memory access commands
- Supports in-circuit programming of on-chip nonvolatile memory

| Table 1-8. | Pin-Out | Summary <sup>(*</sup> | 1 |  |
|------------|---------|-----------------------|---|--|
|------------|---------|-----------------------|---|--|

| Package Pin |            |           | Function |              |              | Power  | Internal<br>Resist | Pull<br>or     | Description                           |
|-------------|------------|-----------|----------|--------------|--------------|--------|--------------------|----------------|---------------------------------------|
| QFP<br>80   | LQFP<br>64 | QFN<br>48 | Pin      | 2nd<br>Func. | 3rd<br>Func. | Supply | CTRL               | Reset<br>State | Description                           |
| 71          | 56         | 42        | PM4      | MOSI         | _            | VDDX   | PERM/PPSM          | Disabled       | Port M I/O, MOSI of SPI               |
| 72          | 57         | 43        | PM3      | SS           | _            | VDDX   | PERM/PPSM          | Disabled       | Port M I/O, SCK of SPI                |
| 73          | 58         | 44        | PM2      | MISO         | —            | VDDX   | PERM/PPSM          | Disabled       | Port M I/O, SS of SPI0                |
| 74          | 59         | 45        | PM1      | TXCAN        |              | VDDX   | PERM/PPSM          | Disabled       | Port M I/O, TX of CAN                 |
| 75          | 60         | 46        | PM0      | RXCAN        |              | VDDX   | PERM/PPSM          | Disabled       | Port M I/O, RX of CAN                 |
| 76          | 61         | 47        | VSSX1    | _            | _            | _      | _                  | _              | _                                     |
| 77          | 62         | 48        | VDDX1    | —            | _            | _      | _                  | _              | —                                     |
| 78          | 63         | -         | PP7      | KWP7         |              | VDDX   | PERP/PPSP          | Disabled       | Port P I/O, interrupt                 |
| 79          | 64         | -         | PP5      | KWP5         | PWM5         | VDDX   | PERP/PPSP          | Disabled       | Port P I/O, interrupt,<br>PWM channel |
| 80          | -          | -         | PP4      | KWP4         | PWM4         | VDDX   | PERP/PPSP          | Disabled       | Port P I/O, interrupt,<br>PWM channel |

1. Table shows a superset of pin functions. Not all functions are available on all derivatives

2. VRH and VDDA share single pin on 48 pin package option

3. VRL and VSSA share single pin on 64 and 48 pin package option

### NOTE

For devices assembled in 48-pin and 64-pin packages all non-bonded out pins should be configured as outputs after reset in order to avoid current drawn from floating inputs. Refer to Table 1-8 for affected pins.



Port Integration Module (S12PPIMV1)

| Register<br>Name   |        | Bit 7 | 6           | 5              | 4     | 3     | 2     | 1     | Bit 0 |
|--------------------|--------|-------|-------------|----------------|-------|-------|-------|-------|-------|
| 0x025E<br>PIEP     | R<br>W | PIEP7 | 0           | PIEP5          | PIEP4 | PIEP3 | PIEP2 | PIEP1 | PIEP0 |
| 0x025F<br>PIFP     | R<br>W | PIFP7 | 0           | PIFP5          | PIFP4 | PIFP3 | PIFP2 | PIFP1 | PIFP0 |
| Reserved           | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0261<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0262<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0263<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0264<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0265<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0266<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0267<br>Reserved | R<br>W | 0     | 0           | 0              | 0     | 0     | 0     | 0     | 0     |
| 0x0268<br>PTJ      | R<br>W | PTJ7  | PTJ6        | 0              | 0     | 0     | PTJ2  | PTJ1  | PTJ0  |
| 0x0269<br>PTIJ     | R<br>W | PTIJ7 | PTIJ6       | 0              | 0     | 0     | PTIJ2 | PTIJ1 | PTIJ0 |
| 0x026A<br>DDRJ     | R<br>W | DDRJ7 | DDRJ6       | 0              | 0     | 0     | DDRJ2 | DDRJ1 | DDRJ0 |
| 0x026B<br>RDRJ     | R<br>W | RDRJ7 | RDRJ6       | 0              | 0     | 0     | RDRJ2 | RDRJ1 | RDRJ0 |
| 0x026C<br>PERJ     | R<br>W | PERJ7 | PERJ6       | 0              | 0     | 0     | PERJ2 | PERJ1 | PERJ0 |
|                    |        |       | = Unimpleme | ented or Reser | ved   |       |       |       |       |



| Table 2-8. PORTE Register Fiel | d Descriptions (continued) |
|--------------------------------|----------------------------|
|--------------------------------|----------------------------|

| Field   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>PE | <ul> <li>Port E general purpose input/output data—Data Register, ECLK output</li> <li>When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin.</li> <li>If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read.</li> <li>The ECLK output function takes precedence over the general purpose I/O function if enabled.</li> </ul> |
| 1       | <b>Port E general purpose input data and interrupt</b> —Data Register, IRQ input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PE      | This pin can be used as general purpose and IRQ input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0       | <b>Port E general purpose input data and interrupt</b> —Data Register, XIRQ input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PE      | This pin can be used as general purpose and XIRQ input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# 2.3.9 Port E Data Direction Register (DDRE)



#### Figure 2-7. Port E Data Direction Register (DDRE)

1. Read: Anytime Write: Anytime

### Table 2-9. DDRE Register Field Descriptions

| Field       | Description                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------|
| 7-2<br>DDRE | <b>Port E Data Direction</b> —<br>This bit determines whether the associated pin is an input or output. |
|             | 1 Associated pin is configured as output<br>0 Associated pin is configured as input                     |



#### Table 2-15. PTIT Register Field Descriptions

| Field | Description                                                                                                                                         |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0   | <b>Port T input data</b> —                                                                                                                          |
| PTIT  | A read always returns the buffered input state of the associated pin. It can be used to detect overload or short circuit conditions on output pins. |

# 2.3.18 Port T Data Direction Register (DDRT)

Address 0x0242

Access: User read/write<sup>(1)</sup>

| _      | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| R<br>W | DDRT7 | DDRT6 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Figure 2-16. Port T Data Direction Register (DDRT)

1. Read: Anytime Write: Anytime

#### Table 2-16. DDRT Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-6, 3-1<br>DDRT | Port T data direction—<br>This bit determines whether the pin is an input or output.<br>The TIM forces the I/O state to be an output for a timer port associated with an enabled output compare. In this case<br>the data direction bit will not change.                                                                                                                                                            |  |
|                  | 1 Associated pin is configured as output<br>0 Associated pin is configured as input                                                                                                                                                                                                                                                                                                                                 |  |
| 5<br>DDRT        | Port T data direction—<br>This bit determines whether the pin is an input or output.<br>The TIM forces the I/O state to be an output for a timer port associated with an enabled output compare. Else the<br>routed PWM forces the I/O state to be an output for an enabled channel. Else the API_EXTCLK forces the I/O state<br>to be an output if enabled. In these cases the data direction bit will not change. |  |
|                  | 0 Associated pin is configured as input                                                                                                                                                                                                                                                                                                                                                                             |  |
| 4,0<br>DDRT      | Port T data direction—<br>This bit determines whether the pin is an input or output.<br>The TIM forces the I/O state to be an output for a timer port associated with an enabled output compare. Else the<br>routed PWM forces the I/O state to be an output for an enabled channel. In these cases the data direction bit will not<br>change.                                                                      |  |
|                  | 1 Associated pin is configured as output<br>0 Associated pin is configured as input                                                                                                                                                                                                                                                                                                                                 |  |



# 2.3.46 Port P Interrupt Enable Register (PIEP)



| Field         | Description                                                                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7,5-0<br>PIEP | <ul> <li>Port P interrupt enable—</li> <li>This bit enables or disables on the edge sensitive pin interrupt on the associated pin.</li> <li>1 Interrupt is enabled</li> <li>0 Interrupt is disabled (interrupt flag masked)</li> </ul> |

# 2.3.47 Port P Interrupt Flag Register (PIFP)



Write: Anytime

#### Table 2-42. PIFP Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                      | ] |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 7,5-0<br>PIFP | Port P interrupt flag—<br>The flag bit is set after an active edge was applied to the associated input pin. This can be a rising or a falling edge<br>based on the state of the polarity select register.<br>Writing a logic "1" to the corresponding bit field clears the flag. |   |
|               | 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set)<br>0 No active edge occurred                                                                                                                                      |   |

<sup>7</sup> Map Control (S12PMMCV1)

| Address | Register<br>Name |        | Bit 7 | 6                           | 5    | 4    | 3    | 2    | 1    | Bit 0 |  |
|---------|------------------|--------|-------|-----------------------------|------|------|------|------|------|-------|--|
| 0x000A  | Reserved         | R      | 0     | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | w      |       |                             |      |      |      |      |      |       |  |
| 0x000B  | MODE             | R      | MODC  | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | W      | MODO  |                             |      |      |      |      |      |       |  |
| 0x0010  | Reserved         | R      | 0     | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | w      |       |                             |      |      |      |      |      |       |  |
| 0x0011  | DIRECT           | R<br>W | DP15  | DP14                        | DP13 | DP12 | DP11 | DP10 | DP9  | DP8   |  |
| 0x0012  | Reserved         | R      | 0     | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | w      |       |                             |      |      |      |      |      |       |  |
| 0x0013  | Reserved         | R      | 0     | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | w      |       |                             |      |      |      |      |      |       |  |
| 0x0014  | Reserved         | R      | 0     | 0                           | 0    | 0    | 0    | 0    | 0    | 0     |  |
|         |                  | w      |       |                             |      |      |      |      |      |       |  |
| 0x0015  | PPAGE            | R      | 0     | 0                           | 0    | 0    | DIV2 | DIV2 | DIV1 | BIXO  |  |
|         |                  | w      |       |                             |      |      | FIAS |      |      | FIAU  |  |
|         |                  |        |       | = Unimplemented or Reserved |      |      |      |      |      |       |  |

Figure 3-2. MMC Register Summary

# 3.3.2 Register Descriptions

This section consists of the S12PMMC control register descriptions in address order.

## 3.3.2.1 Mode Register (MODE)



S12P-Family Reference Manual, Rev. 1.13



enabled just for the READ\_BD and WRITE\_BD access cycle. This allows the BDM to access BDM locations unobtrusively, even if the addresses conflict with the application memory map.

| Command       | Opcode<br>(hex) | Data                              | Description                                                                                                                           |
|---------------|-----------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| BACKGROUND    | 90              | None                              | Enter background mode if BDM is enabled. If enabled, an ACK will be issued when the part enters active background mode.               |
| ACK_ENABLE    | D5              | None                              | Enable Handshake. Issues an ACK pulse after the command is executed.                                                                  |
| ACK_DISABLE   | D6              | None                              | Disable Handshake. This command does not issue an ACK pulse.                                                                          |
| READ_BD_BYTE  | E4              | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map.<br>Odd address data on low byte; even address data on high byte.     |
| READ_BD_WORD  | EC              | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map.<br>Must be aligned access.                                           |
| READ_BYTE     | E0              | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map.<br>Odd address data on low byte; even address data on high byte. |
| READ_WORD     | E8              | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map.<br>Must be aligned access.                                       |
| WRITE_BD_BYTE | C4              | 16-bit address<br>16-bit data in  | Write to memory with standard BDM firmware lookup table in map.<br>Odd address data on low byte; even address data on high byte.      |
| WRITE_BD_WORD | СС              | 16-bit address<br>16-bit data in  | Write to memory with standard BDM firmware lookup table in map.<br>Must be aligned access.                                            |
| WRITE_BYTE    | C0              | 16-bit address<br>16-bit data in  | Write to memory with standard BDM firmware lookup table out of map.<br>Odd address data on low byte; even address data on high byte.  |
| WRITE_WORD    | C8              | 16-bit address<br>16-bit data in  | Write to memory with standard BDM firmware lookup table out of map.<br>Must be aligned access.                                        |

NOTE:

If enabled, ACK will occur when data is ready for transmission for all BDM READ commands and will occur after the write is complete for all BDM WRITE commands.

# 5.4.4 Standard BDM Firmware Commands

BDM firmware commands are used to access and manipulate CPU resources. The system must be in active BDM to execute standard BDM firmware commands, see Section 5.4.2, "Enabling and Activating BDM". Normal instruction execution is suspended while the CPU executes the firmware located in the standard BDM firmware lookup table. The hardware command BACKGROUND is the usual way to activate BDM.

As the system enters active BDM, the standard BDM firmware lookup table and BDM registers become visible in the on-chip memory map at 0x3\_FF00–0x3\_FFFF, and the CPU begins executing the standard BDM firmware. The standard BDM firmware watches for serial commands and executes them as they are received.

The firmware commands are shown in Table 5-5.



Since the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 5.4.9, "SYNC — Request Timed Reference Pulse".

Figure 5-12 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer.





### NOTE



Figure 5-13 shows a conflict between the ACK pulse and the SYNC request pulse. This conflict could occur if a POD device is connected to the target BKGD pin and the target is already in debug active mode. Consider that the target CPU is executing a pending BDM command at the exact moment the POD is being connected to the BKGD pin. In this case, an ACK pulse is issued along with the SYNC command. In this case, there is an electrical conflict between the ACK speedup pulse and the SYNC pulse. Since this is not a probable situation, the protocol does not prevent this conflict from happening.



S12P-Family Reference Manual, Rev. 1.13



# 7.4 Functional Description

### 7.4.1 Phase Locked Loop with Internal Filter (PLL)

The PLL is used to generate a high speed PLLCLK based on a low frequency REFCLK.

The REFCLK is by default the IRCCLK which is trimmed to  $f_{IRC1M}$  TRIM=1MHz.

If using the oscillator (OSCE=1) REFCLK will be based on OSCCLK. For increased flexibility, OSCCLK can be divided in a range of 1 to 16 to generate the reference frequency REFCLK using the REFDIV[3:0] bits. Based on the SYNDIV[5:0] bits the PLL generates the VCOCLK by multiplying the reference clock by a 2, 4, 6,... 126, 128. Based on the POSTDIV[4:0] bits the VCOCLK can be divided in a range of 1,2, 3, 4, 5, 6,... to 32 to generate the PLLCLK.

If oscillator is enabled (OSCE=1)  $f_{REF} = \frac{f_{OSC}}{(REFDIV + 1)}$ 

If oscillator is disabled (OSCE=0)  $f_{REF} = f_{IRC1M}$ 

 $f_{VCO} = 2 \times f_{REF} \times (SYNDIV + 1)$ 

| If PLL is locked (LOCK=1)     | $f_{PLL} = \frac{f_{VCO}}{(POSTDIV + 1)}$ |
|-------------------------------|-------------------------------------------|
| If PLL is not locked (LOCK=0) | $f_{PLL} = \frac{f_{VCO}}{4}$             |
| If PLL is selected (PLLSEL=1) | $f_{bus} = \frac{f_{PLL}}{2}$             |

#### NOTE

Although it is possible to set the dividers to command a very high clock frequency, do not exceed the specified bus frequency limit for the MCU.



| Syntax         | Description                                                                                                                                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC_SEG       | System expects transitions to occur on the CAN bus during this period.                                                                                                   |
| Transmit Point | A node in transmit mode transfers a new value to the CAN bus at this point.                                                                                              |
| Sample Point   | A node in receive mode samples the CAN bus at this point. If the<br>three samples per bit option is selected, then this point marks the<br>position of the third sample. |

#### Table 8-36. Time Segment Syntax

The synchronization jump width (see the Bosch CAN specification for details) can be programmed in a range of 1 to 4 time quanta by setting the SJW parameter.

The SYNC\_SEG, TSEG1, TSEG2, and SJW parameters are set by programming the MSCAN bus timing registers (CANBTR0, CANBTR1) (see Section 8.3.2.3, "MSCAN Bus Timing Register 0 (CANBTR0)" and Section 8.3.2.4, "MSCAN Bus Timing Register 1 (CANBTR1)").

Table 8-37 gives an overview of the CAN compliant segment settings and the related parameter values.

NOTE

It is the user's responsibility to ensure the bit time settings are in compliance with the CAN standard.

#### Table 8-37. CAN Standard Compliant Bit Time Segment Settings

| Time Segment 1 | TSEG1 | Time Segment 2 | TSEG2 | Synchronization<br>Jump Width | SJW |
|----------------|-------|----------------|-------|-------------------------------|-----|
| 5 10           | 49    | 2              | 1     | 12                            | 0 1 |
| 4 11           | 3 10  | 3              | 2     | 13                            | 02  |
| 5 12           | 4 11  | 4              | 3     | 14                            | 03  |
| 6 13           | 5 12  | 5              | 4     | 14                            | 03  |
| 7 14           | 6 13  | 6              | 5     | 14                            | 03  |
| 8 15           | 7 14  | 7              | 6     | 14                            | 03  |
| 9 16           | 8 15  | 8              | 7     | 14                            | 03  |

### 8.4.4 Modes of Operation

### 8.4.4.1 Normal System Operating Modes

The MSCAN module behaves as described within this specification in all normal system operating modes. Write restrictions exist for some registers.



| Register<br>Name |    | Bit 7 | 6  | 5  | 4  | 3  | 2  | 1  | Bit 0 |
|------------------|----|-------|----|----|----|----|----|----|-------|
| <u>0x0006</u>    | R  | R8    | то | 0  | 0  | 0  | 0  | 0  | 0     |
| SCIDRH           | w  |       | 10 |    |    |    |    |    |       |
| 0.0007           | ام | D7    | DC | DC | D4 | Da | Da | D4 | DO    |
| 00007            | R  | R/    | RO | Ro | R4 | R3 | R2 | RI | RU    |
| SCIDRL           | w  | T7    | T6 | T5 | T4 | Т3 | T2 | T1 | Т0    |

1. These registers are accessible if the AMAP bit in the SCISR2 register is set to zero.

2, These registers are accessible if the AMAP bit in the SCISR2 register is set to one.

= Unimplemented or Reserved



## 11.3.2.1 SCI Baud Rate Registers (SCIBDH, SCIBDL)

Windule Base + 0x0000

| _      | 7    | 6    | 5    | 4     | 3     | 2     | 1    | 0    |
|--------|------|------|------|-------|-------|-------|------|------|
| R<br>W | IREN | TNP1 | TNP0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 |
| Reset  | 0    | 0    | 0    | 0     | 0     | 0     | 0    | 0    |

Figure 11-3. SCI Baud Rate Register (SCIBDH)



#### Figure 11-4. SCI Baud Rate Register (SCIBDL)

Read: Anytime, if AMAP = 0. If only SCIBDH is written to, a read will not return the correct data until SCIBDL is written to as well, following a write to SCIBDH.

Write: Anytime, if AMAP = 0.

### NOTE

Those two registers are only visible in the memory map if AMAP = 0 (reset condition).

The SCI baud rate register is used by to determine the baud rate of the SCI, and to control the infrared modulation/demodulation submodule.



new byte can be written to the SCIDRH/L for transmission.Clear TDRE by reading SCI status register 1 with TDRE set and then writing to SCI data register low (SCIDRL).

### 11.5.3.1.2 TC Description

The TC interrupt is set by the SCI when a transmission has been completed. Transmission is completed when all bits including the stop bit (if transmitted) have been shifted out and no data is queued to be transmitted. No stop bit is transmitted when sending a break character and the TC flag is set (providing there is no more data queued for transmission) when the break character has been shifted out. A TC interrupt indicates that there is no transmission in progress. TC is set high when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TC is set, the TXD pin becomes idle (logic 1). Clear TC by reading SCI status register 1 (SCISR1) with TC set and then writing to SCI data register low (SCIDRL).TC is cleared automatically when data, preamble, or break is queued and ready to be sent.

### 11.5.3.1.3 RDRF Description

The RDRF interrupt is set when the data in the receive shift register transfers to the SCI data register. A RDRF interrupt indicates that the received data has been transferred to the SCI data register and that the byte can now be read by the MCU. The RDRF interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL).

### 11.5.3.1.4 OR Description

The OR interrupt is set when software fails to read the SCI data register before the receive shift register receives the next frame. The newly acquired data in the shift register will be lost in this case, but the data already in the SCI data registers is not affected. The OR interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL).

### 11.5.3.1.5 IDLE Description

The IDLE interrupt is set when 10 consecutive logic 1s (if M = 0) or 11 consecutive logic 1s (if M = 1) appear on the receiver input. Once the IDLE is cleared, a valid frame must again set the RDRF flag before an idle condition can set the IDLE flag. Clear IDLE by reading SCI status register 1 (SCISR1) with IDLE set and then reading SCI data register low (SCIDRL).

### 11.5.3.1.6 RXEDGIF Description

The RXEDGIF interrupt is set when an active edge (falling if RXPOL = 0, rising if RXPOL = 1) on the RXD pin is detected. Clear RXEDGIF by writing a "1" to the SCIASR1 SCI alternative status register 1.

### 11.5.3.1.7 BERRIF Description

The BERRIF interrupt is set when a mismatch between the transmitted and the received data in a single wire application like LIN was detected. Clear BERRIF by writing a "1" to the SCIASR1 SCI alternative status register 1. This flag is also cleared if the bit error detect feature is disabled.



# 12.2.3 SS — Slave Select Pin

This pin is used to output the select signal from the SPI module to another peripheral with which a data transfer is to take place when it is configured as a master and it is used as an input to receive the slave select signal when the SPI is configured as slave.

# 12.2.4 SCK — Serial Clock Pin

In master mode, this is the synchronous output clock. In slave mode, this is the synchronous input clock.

# 12.3 Memory Map and Register Definition

This section provides a detailed description of address space and registers used by the SPI.

# 12.3.1 Module Memory Map

The memory map for the SPI is given in Figure 12-2. The address listed for each register is the sum of a base address and an address offset. The base address is defined at the SoC level and the address offset is defined at the module level. Reads from the reserved bits return zeros and writes to the reserved bits have no effect.

| Register<br>Name   |        | Bit 7      | 6            | 5            | 4          | 3          | 2          | 1        | Bit 0    |
|--------------------|--------|------------|--------------|--------------|------------|------------|------------|----------|----------|
| 0x0000<br>SPICR1   | R<br>W | SPIE       | SPE          | SPTIE        | MSTR       | CPOL       | СРНА       | SSOE     | LSBFE    |
| 0x0001<br>SPICR2   | R<br>W | 0          | XFRW         | 0            | MODFEN     | BIDIROE    | 0          | SPISWAI  | SPC0     |
| 0x0002<br>SPIBR    | R<br>W | 0          | SPPR2        | SPPR1        | SPPR0      | 0          | SPR2       | SPR1     | SPR0     |
| 0x0003<br>SPISR    | R<br>W | SPIF       | 0            | SPTEF        | MODF       | 0          | 0          | 0        | 0        |
| 0x0004<br>SPIDRH   | R<br>W | R15<br>T15 | R14<br>T14   | R13<br>T13   | R12<br>T12 | R11<br>T11 | R10<br>T10 | R9<br>T9 | R8<br>T8 |
| 0x0005<br>SPIDRL   | R<br>W | R7<br>T7   | R6<br>T6     | R5<br>T5     | R4<br>T4   | R3<br>T3   | R2<br>T2   | R1<br>T1 | R0<br>T0 |
| 0x0006<br>Reserved | R<br>W |            |              |              |            |            |            |          |          |
| 0x0007<br>Reserved | R<br>W |            |              |              |            |            |            |          |          |
|                    |        |            | ] = Unimplem | ented or Res | erved      |            |            |          |          |

Figure 12-2. SPI Register Summary



# 13.1.2 Features

### 13.1.2.1 P-Flash Features

- 128 Kbytes of P-Flash memory composed of one 128 Kbyte Flash block divided into 256 sectors of 512 bytes
- Single bit fault correction and double bit fault detection within a 32-bit double word during read operations
- Automated program and erase algorithm with verify and generation of ECC parity bits
- Fast sector erase and phrase program operation
- Ability to read the P-Flash memory while programming a word in the D-Flash memory
- Flexible protection scheme to prevent accidental program or erase of P-Flash memory

### 13.1.2.2 D-Flash Features

- 4 Kbytes of D-Flash memory composed of one 4 Kbyte Flash block divided into 16 sectors of 256 bytes
- Single bit fault correction and double bit fault detection within a word during read operations
- Automated program and erase algorithm with verify and generation of ECC parity bits
- Fast sector erase and word program operation
- Protection scheme to prevent accidental program or erase of D-Flash memory
- Ability to program up to four words in a burst sequence

### 13.1.2.3 Other Flash Module Features

- No external high-voltage power supply required for Flash memory program and erase operations
- Interrupt generation on Flash command completion and Flash error detection
- Security mechanism to prevent unauthorized access to the Flash memory

# 13.1.3 Block Diagram

The block diagram of the Flash module is shown in Figure 13-1.



#### Table 13-13. FERCNFG Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                   |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>DFDIE | <ul> <li>Double Bit Fault Detect Interrupt Enable — The DFDIE bit controls interrupt generation when a double bit fault is detected during a Flash block read operation.</li> <li>0 DFDIF interrupt disabled</li> <li>1 An interrupt will be requested whenever the DFDIF flag is set (see Section 13.3.2.8)</li> </ul>                                                       |
| 0<br>SFDIE | <ul> <li>Single Bit Fault Detect Interrupt Enable — The SFDIE bit controls interrupt generation when a single bit fault is detected during a Flash block read operation.</li> <li>0 SFDIF interrupt disabled whenever the SFDIF flag is set (see Section 13.3.2.8)</li> <li>1 An interrupt will be requested whenever the SFDIF flag is set (see Section 13.3.2.8)</li> </ul> |

# 13.3.2.7 Flash Status Register (FSTAT)

The FSTAT register reports the operational status of the Flash module.

Construction of the sector of



#### Figure 13-11. Flash Status Register (FSTAT)

1. Reset value can deviate from the value shown if a double bit fault is detected during the reset sequence (see Section 13.6).

CCIF, ACCERR, and FPVIOL bits are readable and writable, MGBUSY and MGSTAT bits are readable but not writable, while remaining bits read 0 and are not writable.

#### Table 13-14. FSTAT Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>CCIF   | <ul> <li>Command Complete Interrupt Flag — The CCIF flag indicates that a Flash command has completed. The CCIF flag is cleared by writing a 1 to CCIF to launch a command and CCIF will stay low until command completion or command violation.</li> <li>0 Flash command in progress</li> <li>1 Flash command has completed</li> </ul>                                                                                                                                           |
| 5<br>ACCERR | Flash Access Error Flag — The ACCERR bit indicates an illegal access has occurred to the Flash memory<br>caused by either a violation of the command write sequence (see Section 13.4.3.2) or issuing an illegal Flash<br>command. While ACCERR is set, the CCIF flag cannot be cleared to launch a command. The ACCERR bit is<br>cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR bit has no effect on ACCERR.0No access error detected<br>11Access error detected    |
| 4<br>FPVIOL | Flash Protection Violation Flag — The FPVIOL bit indicates an attempt was made to program or erase an<br>address in a protected area of P-Flash or D-Flash memory during a command write sequence. The FPVIOL<br>bit is cleared by writing a 1 to FPVIOL. Writing a 0 to the FPVIOL bit has no effect on FPVIOL. While FPVIOL<br>is set, it is not possible to launch a command or start a command write sequence.0No protection violation detected1Protection violation detected |



# C.2 48 QFN Package Mechanical Outline



S12P-Family Reference Manual, Rev. 1.13



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 4 dimensions to be determined at seating plane c.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0. 25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.



A THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA                  | L OUTLINE   | PRINT VERSION NOT TO SCALE     |  |  |
|---------------------------------------------------------|----------------------------|-------------|--------------------------------|--|--|
| TITLE: 64LD LQFP,                                       | DOCUMENT NO                | REV: E      |                                |  |  |
| 10 X 10 X 1.4 P                                         | KG,                        | CASE NUMBER | ASE NUMBER: 840F-02 11 AUG 200 |  |  |
| 0.5 PITCH, CASE OU                                      | STANDARD: JEDEC MS-026 BCD |             |                                |  |  |