

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | HCS12                                                                 |
| Core Size                  | 16-Bit                                                                |
| Speed                      | 32MHz                                                                 |
| Connectivity               | CANbus, SCI, SPI                                                      |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 64                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 4K x 8                                                                |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.72V ~ 5.5V                                                          |
| Data Converters            | A/D 10x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 80-QFP                                                                |
| Supplier Device Package    | 80-QFP (14x14)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12p64j0cqk |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 2.3.37     | Port M Polarity Select Register (PPSM)       | . 85 |
|------------|----------------------------------------------|------|
| 2.3.38     | Port M Wired-Or Mode Register (WOMM)         | . 86 |
| 2.3.39     | PIM Reserved Register                        | . 86 |
| 2.3.40     | Port P Data Register (PTP)                   | . 87 |
| 2.3.41     | Port P Input Register (PTIP)                 | . 88 |
| 2.3.42     | Port P Data Direction Register (DDRP)        | . 88 |
| 2.3.43     | Port P Reduced Drive Register (RDRP)         | . 89 |
| 2.3.44     | Port P Pull Device Enable Register (PERP)    | . 90 |
| 2.3.45     | Port P Polarity Select Register (PPSP)       | . 90 |
| 2.3.46     | Port P Interrupt Enable Register (PIEP)      | . 91 |
| 2.3.47     | Port P Interrupt Flag Register (PIFP)        | . 91 |
| 2.3.48     | PIM Reserved Registers                       | . 92 |
| 2.3.49     | Port J Data Register (PTJ)                   | . 92 |
| 2.3.50     | Port J Input Register (PTIJ)                 | . 93 |
| 2.3.51     | Port J Data Direction Register (DDRJ)        | . 93 |
| 2.3.52     | Port J Reduced Drive Register (RDRJ)         | . 94 |
| 2.3.53     | Port J Pull Device Enable Register (PERJ)    | . 94 |
| 2.3.54     | Port J Polarity Select Register (PPSJ)       | . 95 |
| 2.3.55     | Port J Interrupt Enable Register (PIEJ)      | . 95 |
| 2.3.56     | Port J Interrupt Flag Register (PIFJ)        | . 96 |
| 2.3.57     | Port AD Data Register (PT0AD)                | . 96 |
| 2.3.58     | Port AD Data Register (PT1AD)                | . 97 |
| 2.3.59     | Port AD Data Direction Register (DDR0AD)     | . 97 |
| 2.3.60     | Port AD Data Direction Register (DDR1AD)     | . 98 |
| 2.3.61     | Port AD Reduced Drive Register (RDR0AD)      | . 98 |
| 2.3.62     | Port AD Reduced Drive Register (RDR1AD)      | . 99 |
| 2.3.63     | Port AD Pull Up Enable Register (PER0AD)     | . 99 |
| 2.3.64     | Port AD Pull Up Enable Register (PER1AD)     | 100  |
| 2.3.65     | PIM Reserved Registers                       | 100  |
| Function   | nal Description                              | 100  |
| 2.4.1      | General                                      | 100  |
| 2.4.2      | Registers                                    | 100  |
| 2.4.3      | Pins and Ports                               | 103  |
| 2.4.4      | Pin interrupts                               | 105  |
| Initializa | ation Information                            | 106  |
| 2.5.1      | Port Data and Data Direction Register writes | 106  |

# Chapter 3 Memory Map Control (S12PMMCV1)

| 3.1 | Introduc | ction              |
|-----|----------|--------------------|
|     | 3.1.1    | Glossary           |
|     | 3.1.2    | Overview           |
|     | 3.1.3    | Features           |
|     | 3.1.4    | Modes of Operation |
|     | 3.1.5    | Block Diagram      |

2.4

2.5



## 1.9.2 Low Power Operation

The MC9S12P has two static low-power modes Pseudo Stop and Stop Mode. For a detailed description refer to S12CPMU section.

# 1.10 Security

The MCU security mechanism prevents unauthorized access to the Flash memory. Refer to Section 5.4.1 Security and Section 13.5 Security

# 1.11 Resets and Interrupts

Consult the S12 CPU manual and the S12SINT section for information on exception processing.

## 1.11.1 Resets

Table 1-11. lists all Reset sources and the vector locations. Resets are explained in detail in the Section Chapter 7 S12 Clock, Reset and Power Management Unit (S12CPMU)

| Vector Address | Reset Source            | CCR<br>Mask | Local Enable                 |
|----------------|-------------------------|-------------|------------------------------|
| \$FFFE         | Power-On Reset (POR)    | None        | None                         |
| \$FFFE         | Low Voltage Reset (LVR) | None        | None                         |
| \$FFFE         | External pin RESET      | None        | None                         |
| \$FFFE         | Illegal Address Reset   | None        | None                         |
| \$FFFC         | Clock monitor reset     | None        | OSCE Bit in CPMUOSC register |
| \$FFFA         | COP watchdog reset      | None        | CR[2:0] in CPMUCOP register  |

Table 1-11. Reset Sources and Vector Locations

## 1.11.2 Interrupt Vectors

Table 1-12 lists all interrupt sources and vectors in the default order of priority. The interrupt module (see **Section Chapter 4 Interrupt Module (S12SINTV1)**) provides an interrupt vector base register (IVBR) to relocate the vectors.

 Table 1-12. Interrupt Vector Locations (Sheet 1 of 3)

| Vector Address <sup>(1)</sup> | Interrupt Source               |       | Local Enable  | Wake up<br>from STOP | Wakeup<br>from WAIT |
|-------------------------------|--------------------------------|-------|---------------|----------------------|---------------------|
| Vector base + \$F8            | Unimplemented instruction trap | None  | None          | -                    | -                   |
| Vector base+ \$F6             | SWI                            | None  | None          | -                    | -                   |
| Vector base+ \$F4             | XIRQ                           | X Bit | None          | Yes                  | Yes                 |
| Vector base+ \$F2             | ĪRQ                            | I bit | IRQCR (IRQEN) | Yes                  | Yes                 |



## 2.1.2 Features

The Port Integration Module includes these distinctive registers:

- Data registers and data direction registers for Ports A, B, E, T, S, M, P, J and AD when used as general purpose I/O
- Control registers to enable/disable pull devices and select pull-ups/pull-downs on Ports T, S, M, P and J on per-pin basis
- Control registers to enable/disable pull-up devices on Port AD on per-pin basis
- Single control register to enable/disable pull-ups on Ports A, B, and E, on per-port basis and on BKGD pin
- Control registers to enable/disable reduced output drive on Ports T, S, M, P, J and AD on per-pin basis
- Single control register to enable/disable reduced output drive on Ports A, B, and E on per-port basis
- Control registers to enable/disable open-drain (wired-or) mode on Ports S and M
- Interrupt flag register for pin interrupts on Ports P and J
- Control register to configure  $\overline{IRQ}$  pin operation
- Routing register to support module port relocation
- Free-running clock outputs

A standard port pin has the following minimum features:

- Input/output selection
- 5V output drive with two selectable drive strengths
- 5V digital and analog input
- Input with selectable pull-up or pull-down device

Optional features supported on dedicated pins:

- Open drain for wired-or connections
- Interrupt inputs with glitch filtering

# 2.2 External Signal Description

This section lists and describes the signals that do connect off-chip.

Table 2-1 shows all the pins and their functions that are controlled by the Port Integration Module.

### NOTE

If there is more than one function associated with a pin, the priority is indicated by the position in the table from top (highest priority) to bottom (lowest priority).



# 2.3.64 Port AD Pull Up Enable Register (PER1AD)



Write: Anytime

#### Table 2-58. PER1AD Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PER1AD | <ul> <li>Port AD pull-up enable—Enable pull-up device on input pin</li> <li>This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect.</li> <li>1 Pull device enabled</li> <li>0 Pull device disabled</li> </ul> |

# 2.3.65 PIM Reserved Registers



1. Read: Always reads 0x00 Write: Unimplemented

# 2.4 Functional Description

## 2.4.1 General

Each pin except PE0, PE1, and BKGD can act as general purpose I/O. In addition each pin can act as an output or input of a peripheral module.

# 2.4.2 Registers

A set of configuration registers is common to all ports with exception of the ATD port (Table 2-59). All registers can be written at any time, however a specific configuration might not become active.

### NOTE

The ACK pulse does not provide a time out. This means for the GO\_UNTIL command that it can not be distinguished if a stop or wait has been executed (command discarded and ACK not issued) or if the "UNTIL" condition (BDM active) is just not reached yet. Hence in any case where the ACK pulse of a command is not issued the possible pending command should be aborted before issuing a new command. See the handshake abort procedure described in Section 5.4.8, "Hardware Handshake Abort Procedure".

## 5.4.8 Hardware Handshake Abort Procedure

The abort procedure is based on the SYNC command. In order to abort a command, which had not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 5.4.9, "SYNC — Request Timed Reference Pulse", and assumes that the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands. For BDM firmware READ or WRITE commands it can not be guaranteed that the pending command is aborted when issuing a SYNC before the corresponding ACK pulse. There is a short latency time from the time the READ or WRITE access begins until it is finished and the corresponding ACK pulse is issued. The latency time depends on the firmware READ or WRITE command that is issued and on the selected bus clock rate. When the SYNC command starts during this latency time the READ or WRITE command will not be aborted, but the corresponding ACK pulse will be aborted. A pending GO, TRACE1 or GO\_UNTIL command can not be aborted. Only the corresponding ACK pulse can be aborted by the SYNC command.

Although it is not recommended, the host could abort a pending BDM command by issuing a low pulse in the BKGD pin shorter than 128 serial clock cycles, which will not be interpreted as the SYNC command. The ACK is actually aborted when a negative edge is perceived by the target in the BKGD pin. The short abort pulse should have at least 4 clock cycles keeping the BKGD pin low, in order to allow the negative edge to be detected by the target. In this case, the target will not execute the SYNC protocol but the pending command will be aborted along with the ACK pulse. The potential problem with this abort procedure is when there is a conflict between the ACK pulse and the short abort pulse. In this case, the target may not perceive the abort pulse. The worst case is when the pending command is a read command (i.e., READ\_BYTE). If the abort pulse is not perceived by the target the host to retrieve the accessed memory byte. In this case, host and target will run out of synchronism. However, if the command to be aborted is not a read command the short abort pulse could be used. After a command is aborted the target assumes the next negative edge, after the abort pulse, is the first bit of a new BDM command.

### NOTE

The details about the short abort pulse are being provided only as a reference for the reader to better understand the BDM internal behavior. It is not recommended that this procedure be used in a real application.

| Field                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>TAG                   | <ul> <li>Tag Select— This bit controls whether the comparator match has immediate effect, causing an immediate state sequencer transition or tag the opcode at the matched address. Tagged opcodes trigger only if they reach the execution stage of the instruction queue.</li> <li>O Allow state sequencer transition immediately on match</li> <li>1 On match, tag the opcode. If the opcode is about to be executed allow a state sequencer transition</li> </ul>                                                                            |
| 4<br>BRK                   | <ul> <li>Break— This bit controls whether a comparator match terminates a debug session immediately, independent of state sequencer state. To generate an immediate breakpoint the module breakpoints must be enabled using the DBGC1 bit DBGBRK.</li> <li>0 The debug session termination is dependent upon the state sequencer and trigger conditions.</li> <li>1 A match on this channel terminates the debug session immediately; breakpoints if active are generated, tracing, if active, is terminated and the module disarmed.</li> </ul> |
| 3<br>RW                    | <ul> <li>Read/Write Comparator Value Bit — The RW bit controls whether read or write is used in compare for the associated comparator. The RW bit is not used if RWE = 0. This bit is ignored if the TAG bit in the same register is set.</li> <li>0 Write cycle is matched1Read cycle is matched</li> </ul>                                                                                                                                                                                                                                     |
| 2<br>RWE                   | <ul> <li>Read/Write Enable Bit — The RWE bit controls whether read or write comparison is enabled for the associated comparator. This bit is ignored if the TAG bit in the same register is set</li> <li>0 Read/Write is not used in comparison</li> <li>1 Read/Write is used in comparison</li> </ul>                                                                                                                                                                                                                                           |
| 1<br>NDB<br>(Comparator A) | <ul> <li>Not Data Bus — The NDB bit controls whether the match occurs when the data bus matches the comparator register value or when the data bus differs from the register value. This bit is ignored if the TAG bit in the same register is set. This bit is only available for comparator A.</li> <li>Match on data bus equivalence to comparator register contents</li> <li>Match on data bus difference to comparator register contents</li> </ul>                                                                                         |
| 0<br>COMPE                 | Determines if comparator is enabled<br>0 The comparator is not enabled<br>1 The comparator is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Table 6-23 shows the effect for RWE and RW on the comparison conditions. These bits are ignored if the corresponding TAG bit is set since the match occurs based on the tagged opcode reaching the execution stage of the instruction queue.

| RWE Bit | RW Bit | RW Signal | Comment                   |  |
|---------|--------|-----------|---------------------------|--|
| 0       | х      | 0         | RW not used in comparison |  |
| 0       | х      | 1         | RW not used in comparison |  |
| 1       | 0      | 0         | Write data bus            |  |
| 1       | 0      | 1         | No match                  |  |
| 1       | 1      | 0         | No match                  |  |
| 1       | 1      | 1         | Read data bus             |  |

Table 6-23. Read or Write Comparison Logic Table



### Field2 Bits in Normal and Loop1 Modes

| Figure 6-26. Information Bits PCH |       |       |       |  |  |
|-----------------------------------|-------|-------|-------|--|--|
| CSD                               | CVA   | PC17  | PC16  |  |  |
| Bit 3                             | Bit 2 | Bit 1 | Bit 0 |  |  |

#### Table 6-39. PCH Field Descriptions

| Bit       | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>CSD  | <ul> <li>Source Destination Indicator — In Normal and Loop1 mode this bit indicates if the corresponding stored address is a source or destination address. This bit has no meaning in Compressed Pure PC mode.</li> <li>0 Source Address</li> <li>1 Destination Address</li> </ul>                                                                                                     |
| 2<br>CVA  | <ul> <li>Vector Indicator — In Normal and Loop1 mode this bit indicates if the corresponding stored address is a vector address. Vector addresses are destination addresses, thus if CVA is set, then the corresponding CSD is also set. This bit has no meaning in Compressed Pure PC mode.</li> <li>0 Non-Vector Destination Address</li> <li>1 Vector Destination Address</li> </ul> |
| 1<br>PC17 | <b>Program Counter bit 17</b> — In Normal and Loop1 mode this bit corresponds to program counter bit 17.                                                                                                                                                                                                                                                                                |
| 0<br>PC16 | <b>Program Counter bit 16</b> — In Normal and Loop1 mode this bit corresponds to program counter bit 16.                                                                                                                                                                                                                                                                                |

### 6.4.5.4 Trace Buffer Organization (Compressed Pure PC mode)

| Mode         | Line<br>Number | 2-bits  | 6-bits 6-bits                        |         | 6-bits  |  |
|--------------|----------------|---------|--------------------------------------|---------|---------|--|
|              |                | Field 3 | Field 2                              | Field 1 | Field 0 |  |
|              | Line 1         | 00      | PC1 (Initial 18-bit PC Base Address) |         |         |  |
|              | Line 2         | 11      | PC4                                  | PC3     | PC2     |  |
| Compressed   | Line 3         | 01      | 0                                    | 0       | PC5     |  |
| Pure PC Mode | Line 4         | 00      | PC6 (New 18-bit PC Base Address)     |         |         |  |
|              | Line 5         | 10      | 0                                    | 0 PC8   |         |  |
|              | Line 6         | 00      | PC9 (New 18-bit PC Base Address)     |         |         |  |

#### Table 6-40. Trace Buffer Organization Example (Compressed PurePC mode)

### NOTE

Configured for end aligned triggering in compressed PurePC mode, then after rollover it is possible that the oldest base address is overwritten. In this case all entries between the pointer and the next base address have lost their base address following rollover. For example in Table 6-40 if one line of rollover has occurred, Line 1, PC1, is overwritten with a new entry. Thus the entries on Lines 2 and 3 have lost their base address. For reconstruction of program flow the first base address following the pointer must be used, in the example, Line 4. The pointer points to the oldest entry, Line 2.





### 7.3.2.10 Reserved Register CPMUTEST0

#### NOTE

This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special mode can alter the S12CPMU's functionality.



### Figure 7-13. Reserved Register (CPMUTEST0)

Read: Anytime

Write: Only in special mode

### 7.3.2.11 Reserved Register CPMUTEST1

### NOTE

This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special mode can alter the S12CPMU's functionality.

0x003E



#### Figure 7-14. Reserved Register (CPMUTEST1)

Read: Anytime

Write: Only in special mode



## 7.3.2.22 S12CPMU Protection Register (CPMUPROT)

This register protects the clock configuration registers from accidental overwrite:

CPMUSYNR, CPMUREFDIV, CPMUCLKS, CPMUPLL, CPMUIRCTRIMH/L and CPMUOSC

#### 0x02FB



Figure 7-29. S12CPMU Protection Register (CPMUPROT)

Read: Anytime

Write: Anytime

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>PROT | <ul> <li>Clock Configuration Registers Protection Bit — This bit protects the clock configuration registers from accidental overwrite (see list of affected registers above).</li> <li>Writing 0x26 to the CPMUPROT register clears the PROT bit, other write accesses set the PROT bit.</li> <li>0 Protection of clock configuration registers is disabled.</li> <li>1 Protection of clock configuration registers is enabled. CPMUSYNR, CPMUREFDIV, CPMUCLKS, CPMUPLL, CPMUIRCTRIMH/L and CPMUOSC registers are not writable.</li> </ul> |





| Field               | Description                                                                                                                                                                                                                                                                                                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>SMP_DIS        | <ul> <li>Discharge Before Sampling Bit</li> <li>No discharge before sampling.</li> <li>The internal sample capacitor is discharged before sampling the channel. This adds 2 ATD clock cycles to the sampling time. This can help to detect an open circuit instead of measuring the previous sampled channel.</li> </ul> |
| 3–0<br>ETRIGCH[3:0] | <b>External Trigger Channel Select</b> — These bits select one of the AD channels or one of the ETRIG3-0 inputs as source for the external trigger. The coding is summarized in Table 9-5.                                                                                                                               |

| SRES0 | A/D Resolution                                                    |
|-------|-------------------------------------------------------------------|
| 0     | 8-bit data                                                        |
| 1     | 10-bit data                                                       |
| 0     | 12-bit data                                                       |
| 1     | Reserved                                                          |
|       | SRES0           0           1           0           1           0 |

Table 9-4. A/D Resolution Coding

Table 9-5. External Trigger Channel Select Coding

| ETRIGSEL | ETRIGCH3 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | External trigger source is |
|----------|----------|----------|----------|----------|----------------------------|
| 0        | 0        | 0        | 0        | 0        | AN0                        |
| 0        | 0        | 0        | 0        | 1        | AN1                        |
| 0        | 0        | 0        | 1        | 0        | AN2                        |
| 0        | 0        | 0        | 1        | 1        | AN3                        |
| 0        | 0        | 1        | 0        | 0        | AN4                        |
| 0        | 0        | 1        | 0        | 1        | AN5                        |
| 0        | 0        | 1        | 1        | 0        | AN6                        |
| 0        | 0        | 1        | 1        | 1        | AN7                        |
| 0        | 1        | 0        | 0        | 0        | AN8                        |
| 0        | 1        | 0        | 0        | 1        | AN9                        |
| 0        | 1        | 0        | 1        | 0        | AN9                        |
| 0        | 1        | 0        | 1        | 1        | AN9                        |
| 0        | 1        | 1        | 0        | 0        | AN9                        |
| 0        | 1        | 1        | 0        | 1        | AN9                        |
| 0        | 1        | 1        | 1        | 0        | AN9                        |
| 0        | 1        | 1        | 1        | 1        | AN9                        |
| 1        | 0        | 0        | 0        | 0        | ETRIG0 <sup>(1)</sup>      |
| 1        | 0        | 0        | 0        | 1        | ETRIG1 <sup>1</sup>        |
| 1        | 0        | 0        | 1        | 0        | ETRIG2 <sup>1</sup>        |
| 1        | 0        | 0        | 1        | 1        | ETRIG3 <sup>1</sup>        |
| 1        | 0        | 1        | Х        | Х        | Reserved                   |
| 1        | 1        | Х        | Х        | Х        | Reserved                   |

1. Only if ETRIG3-0 input option is available (see device specification), else ETRISEL is ignored, that means external trigger source is still on one of the AD channels selected by ETRIGCH3-0



### Write: Anytime

| Table 11-12 | . SCISR2 Fie | Id Descriptions |
|-------------|--------------|-----------------|
|-------------|--------------|-----------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>AMAP  | Alternative Map — This bit controls which registers sharing the same address space are accessible. In the reset condition the SCI behaves as previous versions. Setting AMAP=1 allows the access to another set of control and status registers and hides the baud rate and SCI control Register 1.<br>0 The registers labelled SCIBDH (0x0000),SCIBDL (0x0001), SCICR1 (0x0002) are accessible<br>1 The registers labelled SCIASR1 (0x0000),SCIACR1 (0x0001), SCIACR2 (0x00002) are accessible                                                                              |
| 4<br>TXPOL | <ul> <li>Transmit Polarity — This bit control the polarity of the transmitted data. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. In IrDA format, a zero is represented by short high pulse in the middle of a bit time remaining idle low for a one for normal polarity, and a zero is represented by short low pulse in the middle of a bit time remaining idle high for a one for inverted polarity.</li> <li>0 Normal polarity</li> <li>1 Inverted polarity</li> </ul> |
| 3<br>RXPOL | <ul> <li>Receive Polarity — This bit control the polarity of the received data. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. In IrDA format, a zero is represented by short high pulse in the middle of a bit time remaining idle low for a one for normal polarity, and a zero is represented by short low pulse in the middle of a bit time remaining idle high for a one for inverted polarity.</li> <li>0 Normal polarity</li> <li>1 Inverted polarity</li> </ul>     |
| 2<br>BRK13 | <ul> <li>Break Transmit Character Length — This bit determines whether the transmit break character is 10 or 11 bit respectively 13 or 14 bits long. The detection of a framing error is not affected by this bit.</li> <li>0 Break character is 10 or 11 bit long</li> <li>1 Break character is 13 or 14 bit long</li> </ul>                                                                                                                                                                                                                                                |
| 1<br>TXDIR | <ul> <li>Transmitter Pin Data Direction in Single-Wire Mode — This bit determines whether the TXD pin is going to be used as an input or output, in the single-wire mode of operation. This bit is only relevant in the single-wire mode of operation.</li> <li>0 TXD pin to be used as an input in single-wire mode</li> <li>1 TXD pin to be used as an output in single-wire mode</li> </ul>                                                                                                                                                                               |
| 0<br>RAF   | <ul> <li>Receiver Active Flag — RAF is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RAF is cleared when the receiver detects an idle character.</li> <li>0 No reception in progress</li> <li>1 Reception in progress</li> </ul>                                                                                                                                                                                                                                                                                               |

## 11.3.2.9 SCI Data Registers (SCIDRH, SCIDRL)



Figure 11-12. SCI Data Registers (SCIDRH)



The SCI also sets a flag, the transmit data register empty flag (TDRE), every time it transfers data from the buffer (SCIDRH/L) to the transmitter shift register. The transmit driver routine may respond to this flag by writing another byte to the Transmitter buffer (SCIDRH/SCIDRL), while the shift register is still shifting out the first byte.

To initiate an SCI transmission:

- 1. Configure the SCI:
  - a) Select a baud rate. Write this value to the SCI baud registers (SCIBDH/L) to begin the baud rate generator. Remember that the baud rate generator is disabled when the baud rate is zero. Writing to the SCIBDH has no effect without also writing to SCIBDL.
  - b) Write to SCICR1 to configure word length, parity, and other configuration bits (LOOPS,RSRC,M,WAKE,ILT,PE,PT).
  - c) Enable the transmitter, interrupts, receive, and wake up as required, by writing to the SCICR2 register bits (TIE,TCIE,RIE,ILIE,TE,RE,RWU,SBK). A preamble or idle character will now be shifted out of the transmitter shift register.
- 2. Transmit Procedure for each byte:
  - a) Poll the TDRE flag by reading the SCISR1 or responding to the TDRE interrupt. Keep in mind that the TDRE bit resets to one.
  - b) If the TDRE flag is set, write the data to be transmitted to SCIDRH/L, where the ninth bit is written to the T8 bit in SCIDRH if the SCI is in 9-bit data format. A new transmission will not result until the TDRE flag has been cleared.
- 3. Repeat step 2 for each subsequent transmission.

### NOTE

The TDRE flag is set when the shift register is loaded with the next data to be transmitted from SCIDRH/L, which happens, generally speaking, a little over half-way through the stop bit of the previous frame. Specifically, this transfer occurs 9/16ths of a bit time AFTER the start of the stop bit of the previous frame.

Writing the TE bit from 0 to a 1 automatically loads the transmit shift register with a preamble of 10 logic 1s (if M = 0) or 11 logic 1s (if M = 1). After the preamble shifts out, control logic transfers the data from the SCI data register into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.

Hardware supports odd or even parity. When parity is enabled, the most significant bit (MSB) of the data character is the parity bit.

The transmit data register empty flag, TDRE, in SCI status register 1 (SCISR1) becomes set when the SCI data register transfers a byte to the transmit shift register. The TDRE flag indicates that the SCI data register can accept new data from the internal data bus. If the transmit interrupt enable bit, TIE, in SCI control register 2 (SCICR2) is also set, the TDRE flag generates a transmitter interrupt request.



## 11.4.6 Receiver



Figure 11-20. SCI Receiver Block Diagram

## 11.4.6.1 Receiver Character Length

The SCI receiver can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When receiving 9-bit data, bit R8 in SCI data register high (SCIDRH) is the ninth bit (bit 8).

## 11.4.6.2 Character Reception

During an SCI reception, the receive shift register shifts a frame in from the RXD pin. The SCI data register is the read-only buffer between the internal data bus and the receive shift register.

After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the SCI data register. The receive data register full flag, RDRF, in SCI status register 1 (SCISR1) becomes set,

| FPOPEN | FPHDIS | FPLDIS | Function <sup>(1)</sup>         |
|--------|--------|--------|---------------------------------|
| 1      | 1      | 1      | No P-Flash Protection           |
| 1      | 1      | 0      | Protected Low Range             |
| 1      | 0      | 1      | Protected High Range            |
| 1      | 0      | 0      | Protected High and Low Ranges   |
| 0      | 1      | 1      | Full P-Flash Memory Protected   |
| 0      | 1      | 0      | Unprotected Low Range           |
| 0      | 0      | 1      | Unprotected High Range          |
| 0      | 0      | 0      | Unprotected High and Low Ranges |

| Table 13-17. P-Flash | <b>Protection Function</b> |
|----------------------|----------------------------|
|----------------------|----------------------------|

1. For range sizes, refer to Table 13-18 and Table 13-19.

#### Table 13-18. P-Flash Protection Higher Address Range

| FPHS[1:0] | Global Address Range | Protected Size |
|-----------|----------------------|----------------|
| 00        | 0x3_F800-0x3_FFFF    | 2 Kbytes       |
| 01        | 0x3_F000-0x3_FFFF    | 4 Kbytes       |
| 10        | 0x3_E000-0x3_FFFF    | 8 Kbytes       |
| 11        | 0x3_C000-0x3_FFFF    | 16 Kbytes      |

#### Table 13-19. P-Flash Protection Lower Address Range

| FPLS[1:0] | Global Address Range | Protected Size |
|-----------|----------------------|----------------|
| 00        | 0x3_8000-0x3_83FF    | 1 Kbyte        |
| 01        | 0x3_8000-0x3_87FF    | 2 Kbytes       |
| 10        | 0x3_8000-0x3_8FFF    | 4 Kbytes       |
| 11        | 0x3_8000-0x3_9FFF    | 8 Kbytes       |

All possible P-Flash protection scenarios are shown in Figure 13-14. Although the protection scheme is loaded from the Flash memory at global address 0x3\_FF0C during the reset sequence, it can be changed by the user. The P-Flash protection scheme can be used by applications requiring reprogramming in single chip mode while providing as much protection as possible if reprogramming is not required.



| Register | Error Bit | Error Condition                                                         |  |
|----------|-----------|-------------------------------------------------------------------------|--|
|          | ACCERR    | Set if CCOBIX[2:0] != 000 at command launch                             |  |
|          |           | Set if an invalid global address [17:16] is supplied                    |  |
| FSTAT    | FPVIOL    | None                                                                    |  |
|          | MGSTAT1   | Set if any errors have been encountered during the read                 |  |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the read |  |

Table 13-34. Erase Verify Block Command Error Handling

## 13.4.5.3 Erase Verify P-Flash Section Command

The Erase Verify P-Flash Section command will verify that a section of code in the P-Flash memory is erased. The Erase Verify P-Flash Section command defines the starting point of the code to be verified and the number of phrases.

Table 13-35. Erase Verify P-Flash Section Command FCCOB Requirements

| CCOBIX[2:0] | FCCOB Parameters                                         |                                              |  |  |  |  |  |
|-------------|----------------------------------------------------------|----------------------------------------------|--|--|--|--|--|
| 000         | 0x03                                                     | Global address [17:16] of<br>a P-Flash block |  |  |  |  |  |
| 001         | Global address [15:0] of the first phrase to be verified |                                              |  |  |  |  |  |
| 010         | Number of phrases to be verified                         |                                              |  |  |  |  |  |

Upon clearing CCIF to launch the Erase Verify P-Flash Section command, the Memory Controller will verify the selected section of Flash memory is erased. The CCIF flag will set after the Erase Verify P-Flash Section operation has completed.

| Register | Error Bit | Error Condition                                                              |  |  |  |  |  |
|----------|-----------|------------------------------------------------------------------------------|--|--|--|--|--|
| FSTAT    |           | Set if CCOBIX[2:0] != 010 at command launch                                  |  |  |  |  |  |
|          |           | Set if command not available in current mode (see Table 13-27)               |  |  |  |  |  |
|          | ACCERR    | Set if an invalid global address [17:0] is supplied                          |  |  |  |  |  |
|          |           | Set if a misaligned phrase address is supplied (global address [2:0] != 000) |  |  |  |  |  |
|          |           | Set if the requested section crosses a 128 Kbyte boundary                    |  |  |  |  |  |
|          | FPVIOL    | None                                                                         |  |  |  |  |  |
|          | MGSTAT1   | Set if any errors have been encountered during the read                      |  |  |  |  |  |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the read      |  |  |  |  |  |

Table 13-36. Erase Verify P-Flash Section Command Error Handling

### 13.4.5.4 Read Once Command

The Read Once command provides read access to a reserved 64 byte field (8 phrases) located in the nonvolatile information register of P-Flash. The Read Once field is programmed using the Program Once



is used to operate as a simple event counter or a gated time accumulator. The pulse accumulator shares timer channel 7 when in event mode.

A full access for the counter registers or the input capture/output compare registers should take place in one clock cycle. Accessing high byte and low byte separately for all of these registers may not yield the same result as accessing them in one word.

# 14.1.1 Features

The TIM16B8CV2 includes these distinctive features:

- Eight input capture/output compare channels.
- Clock prescaling.
- 16-bit counter.
- 16-bit pulse accumulator.

## 14.1.2 Modes of Operation

Stop: Timer is off because clocks are stopped.

Freeze: Timer counter keep on running, unless TSFRZ in TSCR1 (0x0006) is set to 1.

Wait: Counters keep on running, unless TSWAI in TSCR1 (0x0006) is set to 1.

Normal: Timer counter keep on running, unless TEN in TSCR1 (0x0006) is cleared to 0.



# C.2 48 QFN Package Mechanical Outline





## 0x0040-0x006F Timer Module (TIM) Map

| Address | Name    |             | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
|---------|---------|-------------|---------|---------|---------|---------|---------|---------|--------|--------|
| 0x004C  | TIE     | R<br>W      | C7I     | C6I     | C5I     | C4I     | C3I     | C2I     | C1I    | C0I    |
| 0x004D  | TSCR2   | R<br>W      | ΤΟΙ     | 0       | 0       | 0       | TCRE    | PR2     | PR1    | PR0    |
| 0x004E  | TFLG1   | R<br>W      | C7F     | C6F     | C5F     | C4F     | C3F     | C2F     | C1F    | C0F    |
| 0x004E  |         | FLG2 R<br>W | TOF     | 0       | 0       | 0       | 0       | 0       | 0      | 0      |
| 070041  | 11 L 02 |             |         |         |         |         |         |         |        |        |
| 0x0050  | ТС0Н    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x0051  | TC0L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x0052  | TC1H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x0053  | TC1L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x0054  | TC2H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x0055  | TC2L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x0056  | ТСЗН    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x0057  | TC3L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x0058  | TC4H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x0059  | TC4L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x005A  | TC5H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x005B  | TC5L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x005C  | TC6H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x005D  | TC6L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x005E  | TC7H    | R<br>W      | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  |
| 0x005F  | TC7L    | R<br>W      | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1  | Bit 0  |
| 0x0060  | PACTL   | R<br>W      | 0       | PAEN    | PAMOD   | PEDGE   | CLK1    | CLK0    | PAOVI  | PAI    |
| 0x0061  | PAFLG   | R<br>W      | 0       | 0       | 0       | 0       | 0       | 0       | PAOVF  | PAIF   |
| 0x0062  | PACNTH  | R<br>W      | PACNT15 | PACNT14 | PACNT13 | PACNT12 | PACNT11 | PACNT10 | PACNT9 | PACNT8 |



### **MSCAN Foreground Receive and Transmit Buffer Layout**

| Address        | Name        |        | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
|----------------|-------------|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| 0xXXX0         | Extended ID | R      | ID28   | ID27   | ID26   | ID25   | ID24   | ID23   | ID22  | ID21  |
|                | Standard ID | R      | ID10   | ID9    | ID8    | ID7    | ID6    | ID5    | ID4   | ID3   |
|                | CANxRIDR0   | W      |        |        |        |        |        |        |       |       |
|                | Extended ID | R      | ID20   | ID19   | ID18   | SRR=1  | IDE=1  | ID17   | ID16  | ID15  |
| 0xXXX1         | Standard ID | R      | ID2    | ID1    | ID0    | RTR    | IDE=0  |        |       |       |
|                | CANxRIDR1   | W      |        |        |        |        |        |        |       |       |
|                | Extended ID | R      | ID14   | ID13   | ID12   | ID11   | ID10   | ID9    | ID8   | ID7   |
| 0xXXX2         | Standard ID | R      |        |        |        |        |        |        |       |       |
|                | CANxRIDR2   | W      |        |        |        |        |        |        |       |       |
|                | Extended ID | R      | ID6    | ID5    | ID4    | ID3    | ID2    | ID1    | ID0   | RTR   |
| 0xXXX3         | Standard ID | R      |        |        |        |        |        |        |       |       |
|                | CANxRIDR3   | W      |        |        |        |        |        |        |       |       |
| 0xXXX4-        | CANXRDSR0-  | R      | DB7    | DB6    | DB5    | DB4    | DB3    | DB2    | DB1   | DB0   |
| UXXXXB         | CANXRDSR/   | W      |        |        |        |        | DI OO  | DI OO  | DI 04 | DI OO |
| 0xXXXC         | CANRxDLR    | R      |        |        |        |        | DLC3   | DLC2   | DLC1  | DLCO  |
|                |             |        |        |        |        |        |        |        |       |       |
| 0xXXXD         | Reserved    | K<br>W |        |        |        |        |        |        |       |       |
|                | CANxRTSRH   | R      | TSR15  | TSR1/  | TSR13  | TSR12  | TSR11  | TSR10  | TSRO  | TSR8  |
| 0xXXXE         |             | W      | 101(10 | 101(14 | 101(13 | 101(12 | TOIRTI | TOICIO | 101(3 | TOILO |
|                | CANxRTSRL   | R      | TSR7   | TSR6   | TSR5   | TSR4   | TSR3   | TSR2   | TSR1  | TSR0  |
| 0xXXXF         |             | w      | TOTA   |        |        |        |        | TOTAL  |       | 10110 |
| 0xXX10         | Extended ID | R      |        |        |        |        |        |        |       |       |
|                | CANxTIDR0   | w      | ID28   | ID27   | ID26   | ID25   | ID24   | ID23   | ID22  | ID21  |
|                | Standard ID | R      | 10.40  | 100    | 100    | 107    | 100    | 105    | 15.4  | 150   |
|                |             | w      | ID10   | ID9    | ID8    | ID7    | ID6    | ID5    | ID4   | ID3   |
| 0xXX0x<br>XX10 | Extended ID | R      | 1000   | 1010   |        |        |        |        |       |       |
|                | CANxTIDR1   | W      | ID20   | 1019   | IDTO   | SKK=I  | IDE=1  | יוטו   |       | 1015  |
|                | Standard ID | R      | 2      |        | ססו    | DTD    |        |        |       |       |
|                |             | W      | IDZ    |        | IDU    |        |        |        |       |       |
| 0xXX12         | Extended ID | R      | ID14   | ID13   | ID12   | ID11   | ID10   | 109    | ID8   | ID7   |
|                | CANxTIDR2   | W      |        |        |        |        |        | 120    |       |       |
|                | Standard ID | R      |        |        |        |        |        |        |       |       |
|                |             | W      |        |        |        |        |        |        |       |       |
| 0xXX13         | Extended ID | R      | ID6    | ID5    | ID4    | ID3    | ID2    | ID1    | ID0   | RTR   |
|                | CANxTIDR3   | W      |        |        |        |        |        |        |       |       |
|                | Standard ID | R      |        |        |        |        |        |        |       |       |
|                |             | W      |        |        |        |        |        |        |       |       |
| 0xXX14-        | CANXTDSR0-  | R      | DB7    | DB6    | DB5    | DB4    | DB3    | DB2    | DB1   | DB0   |
| UXXX1B         | CANXIDSK/   |        |        |        |        |        |        |        |       |       |
| 0xXX1C         | CANxTDLR    | K<br>W |        |        |        |        | DLC3   | DLC2   | DLC1  | DLC0  |
|                |             | P P    |        |        |        |        |        |        |       |       |
| 0xXX1D         | CANxTTBPR   | W      | PRIO7  | PRIO6  | PRIO5  | PRIO4  | PRIO3  | PRIO2  | PRIO1 | PRIO0 |
|                |             | ٧٧     |        |        |        |        |        |        |       |       |