

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuils                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Active                                                                |
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, TSI, UART/USART                        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT     |
| Number of I/O              | 54                                                                    |
| Program Memory Size        | 256KB (256K × 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D - 16bit; D/A - 12bit                                              |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LFBGA                                                              |
| Supplier Device Package    | 64-MAPBGA (5x5)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl16z256vmp4 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>LVW1H</sub> | Level 1 falling (LVWV = 00)                                 | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$        | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>             | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>             | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$        | • Level 4 falling (LVWV = 11)                               | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±60  | _    | mV   | _     |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    | _     |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | <ul> <li>Level 1 falling (LVWV = 00)</li> </ul>             | 1.74 | 1.80 | 1.86 | v    |       |
| V <sub>LVW2L</sub> | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>             | 1.84 | 1.90 | 1.96 | v    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>             | 1.94 | 2.00 | 2.06 | v    |       |
| $V_{LVW4L}$        | • Level 4 falling (LVWV = 11)                               | 2.04 | 2.10 | 2.16 | v    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis —<br>low range | —    | ±40  | —    | mV   | _     |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    | —     |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   | —     |

 Table 6.
 V<sub>DD</sub> supply LVD and POR operating requirements (continued)

1. Rising thresholds are falling threshold + hysteresis voltage

## 2.2.3 Voltage and current operating behaviors Table 7. Voltage and current operating behaviors

| Symbol           | Description                                                                                                                                                                                              | Min.                             | Max.       | Unit   | Notes |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|--------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad (except<br>RESET_b)<br>• 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V, I <sub>OH</sub> = -5 mA                                                                                 | V <sub>DD</sub> – 0.5            | _          | V      | 1, 2  |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -2.5 \text{ mA}$                                                                                                   | V <sub>DD</sub> – 0.5            | —          | V      |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad (except RESET_b)<br>• 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -20 mA<br>• 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -10 mA | $V_{DD} - 0.5$<br>$V_{DD} - 0.5$ |            | V<br>V | 1, 2  |
| I <sub>OHT</sub> | Output high current total for all ports                                                                                                                                                                  | —                                | 100        | mA     |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad<br>• 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA<br>• 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA                   |                                  | 0.5<br>0.5 | V<br>V | 1     |

Table continues on the next page...





| Symbol | Description               | Min. | Тур. | Max. | Unit | Notes |
|--------|---------------------------|------|------|------|------|-------|
|        | • VLLS1 → RUN             | —    | 112  | 124  | μs   |       |
|        | • VLLS3 $\rightarrow$ RUN | _    | 53   | 60   | μs   |       |
|        | • LLS → RUN               |      |      |      |      |       |
|        |                           | —    | 4.5  | 5.0  | μs   |       |
|        | • VLPS → RUN              | _    | 4.5  | 5.0  | μs   |       |
|        | • STOP → RUN              |      |      |      |      |       |
|        |                           | —    | 4.5  | 5.0  | μs   |       |

 Table 8. Power mode transition operating behaviors (continued)

1. Normal boot (FTFA\_FOPT[LPBOOT]=11).

## 2.2.5 Power consumption operating behaviors

The maximum values stated in the following table represent characterized results equivalent to the mean plus three times the standard deviation (mean + 3 sigma).

| Symbol                | Description                                                                                                                                                                                                  |           | Тур. | Max      | Unit | Note |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|----------|------|------|
| I <sub>DDA</sub>      | Analog supply current                                                                                                                                                                                        | —         | —    | See note | mA   | 1    |
| IDD_RUNCO_CM          | Run mode current in compute operation<br>- 48 MHz core / 24 MHz flash/ bus<br>disabled, LPTMR running using 4 MHz<br>internal reference clock, CoreMark®<br>benchmark code executing from flash,<br>at 3.0 V |           | 6.7  | _        | mA   | 2    |
| I <sub>DD_RUNCO</sub> | Run mode current in compute operation<br>- 48 MHz core / 24 MHz flash / bus<br>clock disabled, code of while(1) loop<br>executing from flash, at 3.0 V                                                       |           | 4.5  | 5.1      | mA   | 3    |
| I <sub>DD_RUN</sub>   | Run mode current - 48 MHz core / 24                                                                                                                                                                          | at 1.8 V  | 5.6  | 6.3      | mA   | 3    |
|                       | MHz bus and flash, all peripheral clocks disabled, code executing from flash                                                                                                                                 | at 3.0 V  | 5.4  | 6.0      | mA   |      |
| I <sub>DD_RUN</sub>   | Run mode current - 48 MHz core / 24<br>MHz bus and flash, all peripheral clocks<br>enabled, code executing from flash, at<br>1.8 V                                                                           | _         | 6.9  | 7.3      | mA   | 3, 4 |
|                       | Run mode current - 48 MHz core / 24                                                                                                                                                                          | at 25 °C  | 6.9  | 7.1      | mA   |      |
|                       | MHz bus and flash, all peripheral clocks<br>enabled, code executing from flash, at<br>3.0 V                                                                                                                  | at 125 °C | 7.3  | 7.6      | mA   |      |

 Table 9. Power consumption operating behaviors

Table continues on the next page ...

9



| Symbol                     | Description                                                                                                                                                                                    |                                                       |     | ٦   | empera | ature (° | C)  |     | Unit |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|--------|----------|-----|-----|------|
|                            |                                                                                                                                                                                                |                                                       | -40 | 25  | 50     | 70       | 85  | 105 |      |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock<br>Measured by entering STOP o<br>with 4 MHz IRC enabled.                                                                                                       |                                                       | 56  | 56  | 56     | 56       | 56  | 56  | μA   |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock<br>Measured by entering STOP n<br>32 kHz IRC enabled.                                                                                                          |                                                       | 52  | 52  | 52     | 52       | 52  | 52  | μA   |
| I <sub>EREFSTEN4MHz</sub>  | External 4 MHz crystal clock a<br>Measured by entering STOP o<br>with the crystal enabled.                                                                                                     |                                                       | 206 | 228 | 237    | 245      | 251 | 258 | μA   |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock                                                                                                                                                                  | VLLS1                                                 | 440 | 490 | 540    | 560      | 570 | 580 | nA   |
|                            | adder by means of the<br>OSC0_CR[EREFSTEN and                                                                                                                                                  | VLLS3                                                 | 440 | 490 | 540    | 560      | 570 | 580 |      |
|                            | EREFSTEN] bits. Measured                                                                                                                                                                       | LLS                                                   | 490 | 490 | 540    | 560      | 570 | 680 |      |
|                            | by entering all modes with the                                                                                                                                                                 | VLPS                                                  | 510 | 560 | 560    | 560      | 610 | 680 |      |
|                            | crystal enabled.                                                                                                                                                                               | STOP                                                  | 510 | 560 | 560    | 560      | 610 | 680 |      |
| I <sub>CMP</sub>           | CMP peripheral adder measur<br>the device in VLLS1 mode with<br>using the 6-bit DAC and a sing<br>input for compare. Includes 6-b<br>consumption.                                              | n CMP enabled<br>le external                          | 22  | 22  | 22     | 22       | 22  | 22  | μA   |
| I <sub>RTC</sub>           | RTC peripheral adder measure<br>the device in VLLS1 mode with<br>kHz crystal enabled by means<br>RTC_CR[OSCE] bit and the R<br>for 1 minute. Includes ERCLK3<br>external crystal) power consum | of the<br>TC ALARM set<br>32K (32 kHz                 | 432 | 357 | 388    | 475      | 532 | 810 | nA   |
| I <sub>UART</sub>          | UART peripheral adder<br>measured by placing the<br>device in STOP or VLPS<br>mode with selected clock<br>source waiting for RX data at                                                        | MCGIRCLK<br>(4 MHz<br>internal<br>reference<br>clock) | 66  | 66  | 66     | 66       | 66  | 66  | μA   |
|                            | 115200 baud rate. Includes<br>selected clock source power<br>consumption.                                                                                                                      | OSCERCLK<br>(4 MHz<br>external<br>crystal)            | 214 | 237 | 246    | 254      | 260 | 268 |      |
| I <sub>TPM</sub>           | TPM peripheral adder<br>measured by placing the<br>device in STOP or VLPS<br>mode with selected clock<br>source configured for output                                                          | MCGIRCLK<br>(4 MHz<br>internal<br>reference<br>clock) | 86  | 86  | 86     | 86       | 86  | 86  | μA   |
|                            | compare generating 100 Hz<br>clock signal. No load is<br>placed on the I/O generating<br>the clock signal. Includes<br>selected clock source and I/O<br>switching currents.                    | OSCERCLK<br>(4 MHz<br>external<br>crystal)            | 235 | 256 | 265    | 274      | 280 | 287 |      |

## Table 10. Low power mode peripheral adders — typical value

Table continues on the next page...



- The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR.
- 2. The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin.

## 2.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO and UART signals.

| Description                                                                           | Min. | Max. | Unit                | Notes |
|---------------------------------------------------------------------------------------|------|------|---------------------|-------|
| GPIO pin interrupt pulse width (digital glitch filter disabled)<br>— Synchronous path | 1.5  | _    | Bus clock<br>cycles | 1     |
| External RESET and NMI pin interrupt pulse width — Asynchronous path                  | 100  | _    | ns                  | 2     |
| GPIO pin interrupt pulse width — Asynchronous path                                    | 16   |      | ns                  | 2     |
| Port rise and fall time                                                               | _    | 36   | ns                  | 3     |

Table 14. General switching specifications

1. The greater synchronous and asynchronous timing must be met.

2. This is the shortest pulse that is guaranteed to be recognized.

3. 75 pF load

## 2.4 Thermal specifications

### 2.4.1 Thermal operating requirements

#### Table 15. Thermal operating requirements

| S | Symbol         | Description              | Min. | Max. | Unit |
|---|----------------|--------------------------|------|------|------|
|   | TJ             | Die junction temperature | -40  | 125  | °C   |
|   | T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |



- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S
  register being set.

# 3.4 Memories and memory interfaces

## 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | —    | 7.5  | 18   | μs   | —     |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 52   | 452  | ms   | 1     |
| t <sub>hversall</sub>     | Erase All high-voltage time              | _    | 52   | 452  | ms   | 1     |

 Table 21. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

#### 3.4.1.2 Flash timing specifications — commands Table 22. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      | _     |
| t <sub>rd1blk128k</sub> | • 128 KB program flash                        |      |      | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector) | —    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | —    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _    | 65   | 145  | μs   | _     |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk128k</sub> | • 128 KB program flash                        | _    | 88   | 600  | ms   |       |

Table continues on the next page ...



| Symbol               | Description                               | Min. | Тур. | Max. | Unit | Notes |
|----------------------|-------------------------------------------|------|------|------|------|-------|
| t <sub>ersscr</sub>  | Erase Flash Sector execution time         | —    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>  | Read 1s All Blocks execution time         | —    | _    | 1.8  | ms   |       |
| t <sub>rdonce</sub>  | Read Once execution time                  | —    | _    | 25   | μs   | 1     |
| t <sub>pgmonce</sub> | Program Once execution time               | —    | 65   | —    | μs   |       |
| t <sub>ersall</sub>  | Erase All Blocks execution time           | —    | 175  | 1300 | ms   | 2     |
| t <sub>vfykey</sub>  | Verify Backdoor Access Key execution time |      |      | 30   | μs   | 1     |

Table 22. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

### 3.4.1.3 Flash high voltage current behaviors Table 23. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       |      | 1.5  | 4.0  | mA   |

#### 3.4.1.4 Reliability specifications Table 24. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|
|                         | Program                                | m Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | —    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | _    | years  | —     |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | —    | cycles | 2     |

1. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40 °C  $\leq$  T<sub>i</sub>  $\leq$  125 °C.

# 3.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.



# 3.6 Analog

## 3.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 25 and Table 26 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                                                      | 1.71             | _                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to $V_{SS}$ ( $V_{SS} - V_{SSA}$ )                                                      | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference<br>voltage high     |                                                                                               | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                                               | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                                                      | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                                               | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                             | 16-bit mode                                                                                   | —                | 8                 | 10               | pF   | —     |
|                   | capacitance                       | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>                                         | —                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series resistance           |                                                                                               | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                                                         |                  |                   |                  |      | 3     |
|                   | resistance<br>(external)          | f <sub>ADCK</sub> < 4 MHz                                                                     | —                | —                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                                                 | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                                                   | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                                                |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 20.000           | _                 | 818.330          | Ksps |       |

#### 3.6.1.1 16-bit ADC operating conditions Table 25. 16-bit ADC operating conditions

Table continues on the next page...



| Symbol              | Description            | Conditions <sup>1</sup>                                                          | Min. | Typ. <sup>2</sup>                 | Max. | Unit  | Notes                                                                                                                   |
|---------------------|------------------------|----------------------------------------------------------------------------------|------|-----------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
|                     |                        | <ul> <li>Avg = 32</li> <li>16-bit single-ended mode</li> <li>Avg = 32</li> </ul> | 78   | 90                                |      | dB    |                                                                                                                         |
| EIL                 | Input leakage<br>error |                                                                                  |      | I <sub>In</sub> × R <sub>AS</sub> |      | mV    | I <sub>In</sub> =<br>leakage<br>current<br>(refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope   | Across the full temperature range of the device                                  | 1.55 | 1.62                              | 1.69 | mV/°C | 8                                                                                                                       |
| V <sub>TEMP25</sub> | Temp sensor voltage    | 25 °C                                                                            | 706  | 716                               | 726  | mV    | 8                                                                                                                       |

#### Table 26. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

1. All accuracy numbers assume the ADC is calibrated with  $V_{\text{REFH}}$  =  $V_{\text{DDA}}$ 

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

 The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.

4. 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)

- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.

8. ADC conversion clock < 3 MHz



| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | $V_{\rm SS} - 0.3$    | —    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | —                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | —                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | —                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                 | —                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 |      | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   |                       | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | DNL 6-bit DAC differential non-linearity            |                       | _    | 0.3             | LSB              |

| Table 27. | Comparator and | 6-bit DAC electrical s | pecifications | (continued) |  |
|-----------|----------------|------------------------|---------------|-------------|--|
|-----------|----------------|------------------------|---------------|-------------|--|

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Peripheral operating requirements and behaviors



Figure 10. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



Figure 11. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

## 3.6.3 12-bit DAC electrical characteristics

#### 3.6.3.1 12-bit DAC operating requirements Table 28. 12-bit DAC operating requirements

| Symbol            | Desciption                      | Min. | Max. | Unit | Notes |
|-------------------|---------------------------------|------|------|------|-------|
| V <sub>DDA</sub>  | V <sub>DDA</sub> Supply voltage |      | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage               | 1.13 | 3.6  | V    | 1     |
| CL                | Output load capacitance         | —    | 100  | pF   | 2     |
| ١L                | Output load current             | —    | 1    | mA   |       |

1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}.$ 

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.



#### 3.6.3.2 12-bit DAC operating behaviors Table 29. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                            | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|----------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode                                                        |                           | —        | 250               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                       | —                         | —        | 900               | μA     |       |
| t <sub>DACLP</sub>         | Full-scale settling time (0x080 to 0xF7F) — low-power mode                             | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                            | —                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to<br>0xC08) — low-power mode and high-speed<br>mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000          | _                         | —        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF         | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                         |                           | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                          | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                        | _                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                           | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                             | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 V$                                      | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                                 | —                         | 3.7      | —                 | μV/C   | 6     |
| $T_{GE}$                   | Temperature coefficient gain error                                                     | —                         | 0.000421 | —                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                        | —                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h→ F7Fh→ 80h                                                              |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                       | 1.2                       | 1.7      | —                 |        |       |
|                            | <ul> <li>Low power (SP<sub>LP</sub>)</li> </ul>                                        | 0.05                      | 0.12     | —                 |        |       |
| BW                         | 3dB bandwidth                                                                          |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                       | 550                       |          | _                 |        |       |
|                            | • Low power (SP <sub>LP</sub> )                                                        | 40                        |          | _                 |        |       |

1. Settling within  $\pm 1$  LSB

2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV

3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  – 100 mV

6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

34





1.If configured as output

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

#### Figure 15. SPI master mode timing (CPHA = 1)

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | —                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | —                        | t <sub>periph</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | —                        | t <sub>periph</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | —                        | ns                  | —    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2.5                      | —                        | ns                  | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 3.5                      | —                        | ns                  |      |
| 8    | t <sub>a</sub>      | Slave access time              | —                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | —                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 31                       | ns                  |      |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | —                        | ns                  | —    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | —    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | —                        | 25                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               | ]                        |                          |                     |      |

#### Table 32. SPI slave mode timing on slew rate disabled pads

1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).

- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state



- The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves
  acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL
  lines.
- 3. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.
- 4. Input signal Slew = 10 ns and Output Load = 50 pF
- 5. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I2C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU; DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification) before the SCL line is released.
   T = total capacitation of the capacitation is pE
- 7.  $C_b = total capacitance of the one bus line in pF.$



Figure 18. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus

## 3.8.3 UART

See General switching specifications.

## 3.8.4 I2S/SAI switching specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.



| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | -    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | —    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 75   | —    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after<br>I2S_RX_BCLK                 | 0    | —    | ns          |

# Table 37. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)



#### Figure 21. I2S/SAI timing — master modes

# Table 38. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                             | Min. | Max. | Unit |
|------|--------------------------------------------|------|------|------|
|      | Operating voltage                          | 1.71 | 3.6  | V    |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250  | _    | ns   |

Table continues on the next page ...



#### Pinout

| 64<br>BGA | 64<br>LQFP | Pin Name | Default                             | ALT0                                | ALT1  | ALT2      | ALT3     | ALT4       | ALT5      | ALT6             | ALT7    |
|-----------|------------|----------|-------------------------------------|-------------------------------------|-------|-----------|----------|------------|-----------|------------------|---------|
| —         | 3          | VDD      | VDD                                 | VDD                                 |       |           |          |            |           |                  |         |
| C4        | 4          | VSS      | VSS                                 | VSS                                 |       |           |          |            |           |                  |         |
| E1        | 5          | PTE16    | ADC0_DP1/<br>ADC0_SE1               | ADC0_DP1/<br>ADC0_SE1               | PTE16 | SPI0_PCS0 | UART2_TX | TPM_CLKIN0 |           |                  |         |
| D1        | 6          | PTE17    | ADC0_DM1/<br>ADC0_SE5a              | ADC0_DM1/<br>ADC0_SE5a              | PTE17 | SPI0_SCK  | UART2_RX | TPM_CLKIN1 |           | LPTMR0_<br>ALT3  |         |
| E2        | 7          | PTE18    | ADC0_DP2/<br>ADC0_SE2               | ADC0_DP2/<br>ADC0_SE2               | PTE18 | SPI0_MOSI |          | I2C0_SDA   | SPI0_MISO |                  |         |
| D2        | 8          | PTE19    | ADC0_DM2/<br>ADC0_SE6a              | ADC0_DM2/<br>ADC0_SE6a              | PTE19 | SPI0_MISO |          | I2C0_SCL   | SPI0_MOSI |                  |         |
| G1        | 9          | PTE20    | ADC0_DP0/<br>ADC0_SE0               | ADC0_DP0/<br>ADC0_SE0               | PTE20 |           | TPM1_CH0 | UART0_TX   |           |                  |         |
| F1        | 10         | PTE21    | ADC0_DM0/<br>ADC0_SE4a              | ADC0_DM0/<br>ADC0_SE4a              | PTE21 |           | TPM1_CH1 | UART0_RX   |           |                  |         |
| G2        | 11         | PTE22    | ADC0_DP3/<br>ADC0_SE3               | ADC0_DP3/<br>ADC0_SE3               | PTE22 |           | TPM2_CH0 | UART2_TX   |           |                  |         |
| F2        | 12         | PTE23    | ADC0_DM3/<br>ADC0_SE7a              | ADC0_DM3/<br>ADC0_SE7a              | PTE23 |           | TPM2_CH1 | UART2_RX   |           |                  |         |
| F4        | 13         | VDDA     | VDDA                                | VDDA                                |       |           |          |            |           |                  |         |
| G4        | 14         | VREFH    | VREFH                               | VREFH                               |       |           |          |            |           |                  |         |
| G3        | 15         | VREFL    | VREFL                               | VREFL                               |       |           |          |            |           |                  |         |
| F3        | 16         | VSSA     | VSSA                                | VSSA                                |       |           |          |            |           |                  |         |
| H1        | 17         | PTE29    | CMP0_IN5/<br>ADC0_SE4b              | CMP0_IN5/<br>ADC0_SE4b              | PTE29 |           | TPM0_CH2 | TPM_CLKIN0 |           |                  |         |
| H2        | 18         | PTE30    | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | DAC0_OUT/<br>ADC0_SE23/<br>CMP0_IN4 | PTE30 |           | TPM0_CH3 | TPM_CLKIN1 |           |                  |         |
| H3        | 19         | PTE31    | DISABLED                            |                                     | PTE31 |           | TPM0_CH4 |            |           |                  |         |
| H4        | 20         | PTE24    | DISABLED                            |                                     | PTE24 |           | TPM0_CH0 |            | I2C0_SCL  |                  |         |
| H5        | 21         | PTE25    | DISABLED                            |                                     | PTE25 |           | TPM0_CH1 |            | I2C0_SDA  |                  |         |
| D3        | 22         | PTA0     | SWD_CLK                             | TSI0_CH1                            | PTA0  |           | TPM0_CH5 |            |           |                  | SWD_CLK |
| D4        | 23         | PTA1     | DISABLED                            | TSI0_CH2                            | PTA1  | UART0_RX  | TPM2_CH0 |            |           |                  |         |
| E5        | 24         | PTA2     | DISABLED                            | TSI0_CH3                            | PTA2  | UART0_TX  | TPM2_CH1 |            |           |                  |         |
| D5        | 25         | PTA3     | SWD_DIO                             | TSI0_CH4                            | PTA3  | I2C1_SCL  | TPM0_CH0 |            |           |                  | SWD_DIO |
| G5        | 26         | PTA4     | NMI_b                               | TSI0_CH5                            | PTA4  | I2C1_SDA  | TPM0_CH1 |            |           |                  | NMI_b   |
| F5        | 27         | PTA5     | DISABLED                            |                                     | PTA5  |           | TPM0_CH2 |            |           | I2S0_TX_<br>BCLK |         |
| H6        | 28         | PTA12    | DISABLED                            |                                     | PTA12 |           | TPM1_CH0 |            |           | I2S0_TXD0        |         |
| G6        | 29         | PTA13    | DISABLED                            |                                     | PTA13 |           | TPM1_CH1 |            |           | I2S0_TX_FS       |         |
| G7        | 30         | VDD      | VDD                                 | VDD                                 |       |           |          |            |           |                  |         |
| H7        | 31         | VSS      | VSS                                 | VSS                                 |       |           |          |            |           |                  |         |
| H8        | 32         | PTA18    | EXTAL0                              | EXTAL0                              | PTA18 |           | UART1_RX | TPM_CLKIN0 |           |                  |         |



# 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

## 7.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

# 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                 | Values                                                                                     |
|-------|-----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| KL##  | Kinetis family              | • KL16                                                                                     |
| A     | Key attribute               | • Z = Cortex-M0+                                                                           |
| FFF   | Program flash memory size   | • 256 = 256 KB                                                                             |
| R     | Silicon revision            | <ul> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                        |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                           |
| PP    | Package identifier          | <ul> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> </ul>     |
| СС    | Maximum CPU frequency (MHz) | • 4 = 48 MHz                                                                               |
| N     | Packaging type              | • R = Tape and reel                                                                        |

Table 40. Part number fields descriptions

# 7.4 Example

This is an example part number:

MKL16Z256VLH4



## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

## 8.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 8.5 Result of exceeding a rating





| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

| Table 41. | <b>Typical</b> | value conditions |  |
|-----------|----------------|------------------|--|
|-----------|----------------|------------------|--|

# 9 Revision history

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014  | <ul> <li>Updated the front page and restructured the chapters</li> <li>Updated Voltage and current operating behaviors</li> <li>Updated EMC radiated emissions operating behaviors</li> <li>Updated Power mode transition operating behaviors</li> <li>Updated Capacitance attributes</li> <li>Updated footnote in the Device clock specifications</li> <li>Added V<sub>REFH</sub> and V<sub>REFL</sub> in the 16-bit ADC electrical characteristics</li> <li>Updated footnote to the V<sub>DACR</sub> in the 12-bit DAC operating requirements</li> <li>Added Inter-Integrated Circuit Interface (I2C) timing</li> </ul> |
| 4        | 5/2014  | <ul> <li>Updated Power consumption operating behaviors</li> <li>Updated Definition: Operating behavior</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5        | 08/2014 | <ul> <li>Updated related source in the front page</li> <li>Updated Power consumption operating behaviors</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2012-2014 Freescale Semiconductor, Inc.

Document Number KL16P64M48SF4 Revision 5 08/2014



