

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                            |
|----------------------------|------------------------------------------------------------|
| Product Status             | Active                                                     |
| Core Processor             | Coldfire V2                                                |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 80MHz                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB OTG                 |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 56                                                         |
| Program Memory Size        | 128KB (128K x 8)                                           |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | -                                                          |
| RAM Size                   | 16K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                  |
| Data Converters            | A/D 8x12b                                                  |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 100-LQFP                                                   |
| Supplier Device Package    | 100-LQFP (14x14)                                           |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf52221caf80 |
|                            |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads
- Fully compatible with industry-standard I<sup>2</sup>C bus
- Master and slave modes support multiple masters
- Automatic interrupt generation with programmable level
- Queued serial peripheral interface (QSPI)
  - Full-duplex, three-wire synchronous transfers
  - Up to four chip selects available
  - Master mode operation only
  - Programmable bit rates up to half the CPU clock frequency
- Up to 16 pre-programmed transfers
- Fast analog-to-digital converter (ADC)
- Eight analog input channels
- 12-bit resolution
- Minimum 1.125 μs conversion time
- Simultaneous sampling of two channels for motor control applications
- Single-scan or continuous operation
- Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit
- Unused analog channels can be used as digital I/O
- Four 32-bit timers with DMA support
  - 12.5 ns resolution at 80 MHz
  - Programmable sources for clock input, including an external clock option
  - Programmable prescaler
  - Input capture capability with programmable trigger edge on input pin
  - Output compare with programmable mode for the output pin
  - Free run and restart modes
  - Maskable interrupts on input capture or output compare
  - DMA trigger capability on input capture or output compare
- Four-channel general purpose timer
  - 16-bit architecture
  - Programmable prescaler
  - Output pulse-widths variable from microseconds to seconds
  - Single 16-bit input pulse accumulator
  - Toggle-on-overflow feature for pulse-width modulator (PWM) generation
  - One dual-mode pulse accumulation channel
- Pulse-width modulation timer
  - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution
  - Programmable period and duty cycle
  - Programmable enable/disable for each channel
  - Software selectable polarity for each channel
  - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled.
  - Programmable center or left aligned outputs on individual channels
  - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies
  - Emergency shutdown
- Two periodic interrupt timers (PITs)



### 1.2.7 USB On-The-Go Controller

The device includes a Universal Serial Bus On-The-Go (USB OTG) dual-mode controller. USB is a popular standard for connecting peripherals and portable consumer electronic devices such as digital cameras and handheld computers to host PCs. The OTG supplement to the USB specification extends USB to peer-to-peer application, enabling devices to connect directly to each other without the need for a PC. The dual-mode controller on the device can act as a USB OTG host and as a USB device. It also supports full-speed and low-speed modes.

### 1.2.8 UARTs

The device has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions.

# 1.2.9 I<sup>2</sup>C Bus

The  $I^2C$  bus is an industry-standard, two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices.

### 1.2.10 QSPI

The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers.

### 1.2.11 Fast ADC

The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing.

The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped.

The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled.

During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously.

Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions.

### 1.2.12 DMA Timers (DTIM0–DTIM3)

There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTIN*n* signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCR*n*). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers.

NP

### Table 13 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin.

| Pin<br>Group     | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP |
|------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-------------------|
| ADC              | AN7                 | _                     |                      | GPIO                   | Low                                         | FAST                                | _                                   | 51                 | H9                  | 33                |
|                  | AN6                 | —                     | _                    | GPIO                   | Low                                         | FAST                                | —                                   | 52                 | G9                  | 34                |
|                  | AN5                 | —                     | _                    | GPIO                   | Low                                         | FAST                                | —                                   | 53                 | G8                  | 35                |
|                  | AN4                 | —                     | _                    | GPIO                   | Low                                         | FAST                                | —                                   | 54                 | F9                  | 36                |
|                  | AN3                 | —                     | _                    | GPIO                   | Low                                         | FAST                                | —                                   | 46                 | G7                  | 28                |
|                  | AN2                 | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 45                 | G6                  | 27                |
|                  | AN1                 | —                     | _                    | GPIO                   | Low                                         | FAST                                | —                                   | 44                 | H6                  | 26                |
|                  | AN0                 | —                     |                      | GPIO                   | Low                                         | FAST                                | —                                   | 43                 | J6                  | 25                |
|                  | SYNCA <sup>3</sup>  | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | —                  | _                   | —                 |
|                  | SYNCB <sup>3</sup>  | —                     |                      | —                      | N/A                                         | N/A                                 | —                                   | —                  | _                   | —                 |
|                  | VDDA                | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 50                 | H8                  | 32                |
|                  | VSSA                | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 47                 | H7, J9              | 29                |
|                  | VRH                 | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 49                 | J8                  | 31                |
|                  | VRL                 |                       | _                    | _                      | N/A                                         | N/A                                 | —                                   | 48                 | J7                  | 30                |
| Clock            | EXTAL               | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 73                 | B9                  | 47                |
| Generation       | XTAL                | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 72                 | C9                  | 46                |
|                  | VDDPLL              |                       | _                    | _                      | N/A                                         | N/A                                 | —                                   | 74                 | B8                  | 48                |
|                  | VSSPLL              | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 71                 | C8                  | 45                |
| Debug Data       | ALLPST              | _                     | _                    | _                      | High                                        | FAST                                | _                                   | 86                 | A6                  | 55                |
| -                | DDATA[3:0]          |                       | _                    | GPIO                   | High                                        | FAST                                | —                                   | 84,83,78,77        |                     |                   |
|                  | PST[3:0]            |                       | _                    | GPIO                   | High                                        | FAST                                | —                                   | 70,69,66,65        |                     |                   |
| l <sup>2</sup> C | SCL                 | USB_DMI               | UTXD2                | GPIO                   | PDSR[0]                                     | PSRR[0]                             | pull-up <sup>4</sup>                | 10                 | E1                  | 8                 |
|                  | SDA                 | USB_DPI               | URXD2                | GPIO                   | PDSR[0]                                     | PSRR[0]                             | pull-up <sup>4</sup>                | 11                 | E2                  | 9                 |

### Table 4. Pin Functions by Primary and Alternate Purpose

Freescale Semiconductor

|  | 7 |  |
|--|---|--|
|  |   |  |
|  |   |  |

| Pin<br>Group           | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP |
|------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-------------------|
| Interrupts             | IRQ7                | _                     | —                    | GPIO                   | Low                                         | FAST                                | _                                   | 95                 | C4                  | 58                |
|                        | IRQ6                | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 94                 | B4                  | —                 |
|                        | IRQ5                | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 91                 | A4                  | —                 |
|                        | IRQ4                | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 90                 | C5                  | 57                |
|                        | IRQ3                | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 89                 | A5                  | —                 |
|                        | IRQ2                | —                     | —                    | GPIO                   | Low                                         | FAST                                | —                                   | 88                 | B5                  | —                 |
|                        | IRQ1                | SYNCA                 | USB_ALT_CL<br>K      | GPIO                   | High                                        | FAST                                | pull-up <sup>4</sup>                | 87                 | C6                  | 56                |
| JTAG/BDM               | JTAG_EN             | —                     | —                    | _                      | N/A                                         | N/A                                 | pull-down                           | 26                 | J2                  | 17                |
|                        | TCLK/<br>PSTCLK     | CLKOUT                | —                    | _                      | High                                        | FAST                                | pull-up <sup>5</sup>                | 64                 | C7                  | 44                |
|                        | TDI/DSI             | —                     | —                    | _                      | N/A                                         | N/A                                 | pull-up <sup>5</sup>                | 79                 | B7                  | 50                |
|                        | TDO/DSO             | —                     | —                    | _                      | High                                        | FAST                                | —                                   | 80                 | A7                  | 51                |
|                        | TMS<br>/BKPT        | _                     | —                    | -                      | N/A                                         | N/A                                 | pull-up <sup>5</sup>                | 76                 | A8                  | 49                |
|                        | TRST<br>/DSCLK      | _                     | —                    | _                      | N/A                                         | N/A                                 | pull-up <sup>5</sup>                | 85                 | B6                  | 54                |
| Mode                   | CLKMOD0             | —                     | —                    | _                      | N/A                                         | N/A                                 | pull-down <sup>6</sup>              | 40                 | G5                  | 24                |
| Selection <sup>6</sup> | CLKMOD1             | —                     | —                    | _                      | N/A                                         | N/A                                 | pull-down <sup>6</sup>              | 39                 | H5                  | —                 |
|                        | RCON/<br>EZPCS      | —                     | —                    | _                      | N/A                                         | N/A                                 | pull-up                             | 21                 | G3                  | 16                |

### Table 4. Pin Functions by Primary and Alternate Purpose (continued)



MCF52223 ColdFire Microcontroller, Rev. 3



20

Family Configurations



## 1.3 Reset Signals

Table 5 describes signals used to reset the chip or as a reset indication.

Table 5. Reset Signals

| Signal Name | Abbreviation | Function                                                                                                                                          | I/O |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Reset In    |              | Primary reset input to the device. Asserting $\overline{\text{RSTI}}$ for at least 8 CPU clock cycles immediately resets the CPU and peripherals. | I   |
| Reset Out   | RSTO         | Driven low for 1024 CPU clocks after the reset source has deasserted.                                                                             | 0   |

## 1.4 PLL and Clock Signals

Table 6 describes signals used to support the on-chip clock generation circuitry.

### Table 6. PLL and Clock Signals

| Signal Name       | Abbreviation | Function                                                                                                     | I/O |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----|
| External Clock In |              | Crystal oscillator or external clock input except when the on-chip relaxation oscillator is used.            | I   |
| Crystal           |              | Crystal oscillator output except when CLKMOD0=0, then sampled as part of the clock mode selection mechanism. | 0   |
| Clock Out         | CLKOUT       | This output signal reflects the internal system clock.                                                       | 0   |

### 1.5 Mode Selection

Table 7 describes signals used in mode selection; Table 8 describes the particular clocking modes.

 Table 7. Mode Selection Signals

| Signal Name          | Abbreviation | Function                                                                                                                                                                                                                                                            | I/O |
|----------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Clock Mode Selection | CLKMOD[1:0]  | Selects the clock boot mode.                                                                                                                                                                                                                                        | I   |
| Reset Configuration  | RCON         | The Serial Flash Programming mode is entered by asserting the $\overline{\text{RCON}}$ pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the flash memory which can be programmed from an external device. |     |
| Test                 | TEST         | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions.                                                                                                                | I   |

### **Table 8. Clocking Modes**

| CLKMOD[1:0] | XTAL | Configure the clock mode.                                            |
|-------------|------|----------------------------------------------------------------------|
| 00          | 0    | PLL disabled, clock driven by external oscillator                    |
| 00          | 1    | PLL disabled, clock driven by on-chip oscillator                     |
| 01          | N/A  | PLL disabled, clock driven by crystal                                |
| 10          | 0    | PLL in normal mode, clock driven by external oscillator <sup>1</sup> |
| 10          | 1    | Reserved <sup>2</sup>                                                |
| 11          | N/A  | PLL in normal mode, clock driven by crystal <sup>1</sup>             |



#### **Family Configurations**

- <sup>1</sup> The PLL pre-divider (CCHR+1) reset value is 6 and the PLL input reference range is 2–10 MHz, so in order to boot with the PLL enabled, the external clock or crystal frequency needs to be greater than 12 MHz. MCF5222x devices cannot boot with PLL enabled from an external clock or crystal oscillator with frequency less than 12 MHz. This constraint does not apply to booting with PLL disabled.
- <sup>2</sup> Cannot boot from the Internal 8 MHz Relaxation oscillator with the PLL enabled. Refer Note1. Thus this mode has been removed from the table.

## **1.6 External Interrupt Signals**

Table 9 describes the external interrupt signals.

### **Table 9. External Interrupt Signals**

| Signal Name         | Abbreviation | Function                    | I/O |
|---------------------|--------------|-----------------------------|-----|
| External Interrupts | IRQ[7:1]     | External interrupt sources. | I   |

## **1.7** Queued Serial Peripheral Interface (QSPI)

Table 10 describes the QSPI signals.

### Table 10. Queued Serial Peripheral Interface (QSPI) Signals

| Signal Name                            | Abbreviation | Function                                                                                                             | I/O |
|----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------|-----|
| QSPI Synchronous<br>Serial Output      | QSPI_DOUT    | Provides the serial data from the QSPI and can be programmed to be driven on the rising or falling edge of QSPI_CLK. | 0   |
| QSPI Synchronous<br>Serial Data Input  | QSPI_DIN     | Provides the serial data to the QSPI and can be programmed to be sampled on the rising or falling edge of QSPI_CLK.  | Ι   |
| QSPI Serial Clock                      |              | Provides the serial clock from the QSPI. The polarity and phase of QSPI_CLK are programmable.                        | 0   |
| Synchronous Peripheral<br>Chip Selects | QSPI_CS[3:0] | QSPI peripheral chip select; can be programmed to be active high or low.                                             | 0   |

### 1.8 USB On-the-Go

This device is compliant with industry standard USB 2.0 specification.

# 1.9 I<sup>2</sup>C I/O Signals

Table 11 describes the  $I^2C$  serial interface module signals.

### Table 11. I<sup>2</sup>C I/O Signals

| Signal Name  | Abbreviation | Function                                                                                                                                                                                                | I/O |
|--------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Serial Clock |              | Open-drain clock signal for the for the $I^2C$ interface. When the bus is In master mode, this clock is driven by the $I^2C$ module; when the bus is in slave mode, this clock becomes the clock input. | I/O |
| Serial Data  | SDAn         | Open-drain signal that serves as the data input/output for the I <sup>2</sup> C interface.                                                                                                              | I/O |



## 1.10 UART Module Signals

Table 12 describes the UART module signals.

| Table 12 | UART | Module | Signals |
|----------|------|--------|---------|
|----------|------|--------|---------|

| Signal Name                    | Abbreviation | Function                                                                                                                                                                                                                                                                   | I/O |
|--------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Transmit Serial Data<br>Output | UTXDn        | Transmitter serial data outputs for the UART modules. The output is<br>held high (mark condition) when the transmitter is disabled, idle, or in<br>the local loopback mode. Data is shifted out, LSB first, on this pin at<br>the falling edge of the serial clock source. | 0   |
| Receive Serial Data<br>Input   | URXDn        | Receiver serial data inputs for the UART modules. Data is received on<br>this pin LSB first. When the UART clock is stopped for power-down<br>mode, any transition on this pin restarts the clock.                                                                         | I   |
| Clear-to-Send                  | UCTSn        | Indication to the UART modules that they can begin data transmission.                                                                                                                                                                                                      | I   |
| Request-to-Send                | URTSn        | Automatic request-to-send outputs from the UART modules. This signal can also be configured to be asserted and negated as a function of the RxFIFO level.                                                                                                                  | 0   |

## 1.11 DMA Timer Signals

Table 13 describes the signals of the four DMA timer modules.

### Table 13. DMA Timer Signals

| Signal Name      | Abbreviation | Function                                        |   |
|------------------|--------------|-------------------------------------------------|---|
| DMA Timer Input  | DTIN         | Event input to the DMA timer modules.           | Ι |
| DMA Timer Output | DTOUT        | Programmable output from the DMA timer modules. | 0 |

## 1.12 ADC Signals

Table 14 describes the signals of the Analog-to-Digital Converter.

### Table 14. ADC Signals

| Signal Name      | Abbreviation     | Function                                                            | I/O |
|------------------|------------------|---------------------------------------------------------------------|-----|
| Analog Inputs    | AN[7:0]          | Inputs to the analog-to-digital converter.                          | I   |
| Analog Reference | V <sub>RH</sub>  | Reference voltage high and low inputs.                              | I   |
|                  | V <sub>RL</sub>  |                                                                     | I   |
| Analog Supply    | V <sub>DDA</sub> | Isolate the ADC circuitry from power supply noise.                  |     |
|                  | V <sub>SSA</sub> |                                                                     |     |
| ADC Sync Inputs  | SYNCA /<br>SYNCB | These signals can initiate an analog-to-digital conversion process. | I   |



| Signal Name                     | Abbreviation | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O |
|---------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Development Serial<br>Input     | DSI          | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ι   |
| Development Serial<br>Output    | DSO          | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0   |
| Debug Data                      | DDATA[3:0]   | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   |
| Processor Status Clock          | PSTCLK       | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0   |
| Processor Status<br>Outputs     | PST[3:0]     | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                              | 0   |
| All Processor Status<br>Outputs | ALLPST       | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0   |

# 1.16 EzPort Signal Descriptions

Table 18 contains a list of EzPort external signals.

| Table 18. | EzPort | Signal | Descriptions |
|-----------|--------|--------|--------------|
|-----------|--------|--------|--------------|

| Signal Name            | Abbreviation | Function                                                          | I/O |
|------------------------|--------------|-------------------------------------------------------------------|-----|
| EzPort Clock           | EZPCK        | Shift clock for EzPort transfers.                                 | I   |
| EzPort Chip Select     | EZPCS        | Chip select for signalling the start and end of serial transfers. | I   |
| EzPort Serial Data In  | EZPD         | EZPD is sampled on the rising edge of EZPCK.                      | I   |
| EzPort Serial Data Out | EZPQ         | EZPQ transitions on the falling edge of EZPCK.                    | 0   |



## 1.17 Power and Ground Pins

The pins described in Table 19 provide system power and ground to the chip. Multiple pins are provided for adequate current capability. All power supply pins must have adequate bypass capacitance for high-frequency noise suppression.

| Signal Name       | Abbreviation        | Function                                                                                                                                          |
|-------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL Analog Supply | VDDPLL,<br>VSSPLL   | Dedicated power supply signals to isolate the sensitive PLL analog circuitry from the normal levels of noise present on the digital power supply. |
| USB Power Supply  | V <sub>DD</sub> USB | This pin supplies power to the USB Module.                                                                                                        |
| USB Ground Supply | V <sub>SS</sub> USB | This pin is the negative (ground) supply pin for the USB Module.                                                                                  |
| Positive Supply   | VDD                 | These pins supply positive power to the core logic.                                                                                               |
| Ground            | VSS                 | This pin is the negative supply (ground) to the chip.                                                                                             |

### Table 19. Power and Ground Pins





Figure 5. Plot of Current Consumption in Low-Power Modes

| Characteristic                                                                                                                                                                                                                                                                                                                                                                      | Symbol             | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup><br>Active<br>(Flash) | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------------|----------------------------------------|------|
| 8 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                    | I <sub>DD</sub>    | 8                                        | 11                                        | 18                                     | mA   |
| 16 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 11                                       | 19                                        | 33                                     |      |
| 64 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 35                                       | 44                                        | 82                                     |      |
| 80 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 43                                       | 52                                        | 98                                     |      |
| $\label{eq:RAM} \begin{array}{l} \text{RAM standby supply current} \\ \bullet  \text{Normal operation: } V_{\text{DD}} > V_{\text{STBY}} - 0.3 \text{ V} \\ \bullet  \text{Transient condition: } V_{\text{STBY}} - 0.3 \text{ V} > V_{\text{DD}} > V_{\text{SS}} + 0.5 \text{ V} \\ \bullet  \text{Standby operation: } V_{\text{DD}} < V_{\text{SS}} + 0.5 \text{ V} \end{array}$ | I <sub>STBY</sub>  | -                                        | -<br>-<br>-                               | 0.4<br>TBD<br>16                       | μA   |
| Analog supply current<br>• Normal operation<br>• Standby mode<br>• Powered down                                                                                                                                                                                                                                                                                                     | I <sub>DDA</sub>   | 2 <sup>(see</sup><br>                    | note 3)<br>                               | 13<br>TBD<br>0                         | mA   |
| USB supply current                                                                                                                                                                                                                                                                                                                                                                  | I <sub>DDUSB</sub> | -                                        | _                                         | 2                                      | mA   |
| PLL supply current                                                                                                                                                                                                                                                                                                                                                                  | I <sub>DDPLL</sub> | _                                        | _                                         | 6 <sup>(see note 4)</sup>              | mA   |

| Table 23. | Typical | Active | Current | Consum | otion S | pecifications |
|-----------|---------|--------|---------|--------|---------|---------------|
|           | ryprour | AULIVE | ounone  | Consum |         | peomoutions   |

<sup>1</sup> Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory).

<sup>2</sup> Peak current measured with all modules active, CPU polling a status register, and default drive strength with matching load.

<sup>3</sup> Tested using Auto Power Down (APD), which powers down the ADC between conversions; ADC running at 4 MHz in Once Parallel mode with a sample rate of 3 kHz.

<sup>4</sup> Tested with the PLL MFD set to 7 (max value). Setting the MFD to a lower value results in lower current consumption.



# 2.3 Thermal Characteristics

Table 24 lists thermal resistance values.

#### **Table 24. Thermal Characteristics**

|           | Characteristic                          | :                       | Symbol           | Value             | Unit |
|-----------|-----------------------------------------|-------------------------|------------------|-------------------|------|
| 100 LQFP  | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$    | 53 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$    | 39 <sup>1,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Single layer board (1s) | θ <sub>JMA</sub> | 42 <sup>1,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Four layer board (2s2p) | θ <sub>JMA</sub> | 33 <sup>1,3</sup> | °C/W |
|           | Junction to board                       | —                       | θ <sub>JB</sub>  | 25 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | θ <sub>JC</sub>  | 9 <sup>5</sup>    | °C/W |
|           | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub>  | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | —                       | Тj               | 105               | °C   |
| 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$    | 61 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$    | 35 <sup>2,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Single layer board (1s) | θ <sub>JMA</sub> | 50 <sup>2,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Four layer board (2s2p) | θ <sub>JMA</sub> | 31 <sup>2,3</sup> | °C/W |
|           | Junction to board                       | —                       | $\theta_{JB}$    | 20 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | θ <sub>JC</sub>  | 12 <sup>5</sup>   | °C/W |
|           | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub>  | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | —                       | Тj               | 105               | °C   |
| 64 LQFP   | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$    | 62 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$    | 43 <sup>1,3</sup> | °C/W |
|           | Junction to ambient (@200 ft/min)       | Single layer board (1s) | $\theta_{JMA}$   | 50 <sup>1,3</sup> | °C/W |
|           | Junction to ambient (@200 ft/min)       | Four layer board (2s2p) | $\theta_{JMA}$   | 36 <sup>1,3</sup> | °C/W |
|           | Junction to board                       | —                       | $\theta_{JB}$    | 26 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | θ <sub>JC</sub>  | 9 <sup>5</sup>    | °C/W |
| 64 LQFP   | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub>  | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | _                       | Тj               | 105               | °C   |

<sup>1</sup>  $\theta_{JA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.

- <sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
(1)

Where:

T<sub>A</sub> = ambient temperature, °C

Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT}$  = chip internal power,  $I_{DD} \times V_{DD}$ , watts

P<sub>I/O</sub> = power dissipation on input and output pins — user determined, watts

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = K \div (T_{\rm I} + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

 $K = P_D \times (T_A + 273 \text{ °C}) + \Theta_{JMA} \times P_D^2 (3)$ 

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 2.4 Flash Memory Characteristics

The flash memory characteristics are shown in Table 25 and Table 26.

### Table 25. SGFM Flash Program and Erase Characteristics

#### (V<sub>DD</sub> = 3.0 to 3.6 V)

| Parameter                                 | Symbol                | Min  | Тур | Max                      | Unit |
|-------------------------------------------|-----------------------|------|-----|--------------------------|------|
| System clock (read only)                  | f <sub>sys(R)</sub>   | 0    | —   | 66.67 or 80 <sup>1</sup> | MHz  |
| System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | —   | 66.67 or 80 <sup>1</sup> | MHz  |

<sup>1</sup> Depending on packaging; see the orderable part number summary.

<sup>2</sup> Refer to the flash memory section for more information

### **Table 26. SGFM Flash Module Life Characteristics**

(V<sub>DD</sub> = 3.0 to 3.6 V)

| Parameter                                                                     | Symbol    | Value               | Unit   |
|-------------------------------------------------------------------------------|-----------|---------------------|--------|
| Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E       | 10,000 <sup>2</sup> | Cycles |
| Data retention at average operating temperature of 85°C                       | Retention | 10                  | Years  |

 $^1\,$  A program/erase cycle is defined as switching the bits from  $1 \rightarrow 0 \rightarrow 1.$ 

<sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required.



# 2.9 General Purpose I/O Timing

GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, Interrupt and USB interfaces. When in GPIO mode, the timing specification for these pins is given in Table 31 and Figure 6.

The GPIO timing is met under the following load test conditions:

- 50 pF / 50  $\Omega$  for high drive
- $25 \text{ pF} / 25 \Omega$  for low drive

### Table 31. GPIO Timing

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit |
|-----|------------------------------------|--------------------|-----|-----|------|
| G1  | CLKOUT High to GPIO Output Valid   | t <sub>CHPOV</sub> | _   | 10  | ns   |
| G2  | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | —   | ns   |
| G3  | GPIO Input Valid to CLKOUT High    | t <sub>PVCH</sub>  | 9   | _   | ns   |
| G4  | CLKOUT High to GPIO Input Invalid  | t <sub>CHPI</sub>  | 1.5 | —   | ns   |



Figure 6. GPIO Timing

### 2.10 Reset Timing

### Table 32. Reset and Configuration Override Timing

 $(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$ 

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit             |
|-----|------------------------------------|--------------------|-----|-----|------------------|
| R1  | RSTI input valid to CLKOUT High    | t <sub>RVCH</sub>  | 9   | _   | ns               |
| R2  | CLKOUT High to RSTI Input invalid  | t <sub>CHRI</sub>  | 1.5 | _   | ns               |
| R3  | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub>  | 5   | _   | t <sub>CYC</sub> |
| R4  | CLKOUT High to RSTO Valid          | t <sub>CHROV</sub> | _   | 10  | ns               |

<sup>1</sup> All AC timing is shown with respect to 50%  $V_{DD}$  levels unless otherwise noted.

<sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns.





**Mechanical Outline Drawings** 



**Mechanical Outline Drawings** 

NP

| FREESOLE SMICONDUCTOR, INC. ALI ROHTS RESERVED.<br>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. FRONTED VERSIONS<br>ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. |               | REVISION HISTORY |              | DOCUMENT NO: 98ASA10690D |         |            |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|--------------|--------------------------|---------|------------|-----------|
|                                                                                                                                                                                                                                                  |               |                  |              | PAGE: 1740               |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              | REV:                     | 0       |            |           |
| LTR                                                                                                                                                                                                                                              | ORIGINATOR    |                  | REVIS        | SIONS                    |         | DRAFTER    | DATE      |
| 0                                                                                                                                                                                                                                                | ERIC TRIPLETT | RELEASED FO      | R PRODUCTION |                          |         | TAYLOR LIU | 27JUL2005 |
|                                                                                                                                                                                                                                                  |               | I                |              |                          |         | -II        |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  |               |                  |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  | THERMALLY     | FNHANCE          |              | CASE NUMBER:             | 1740-01 |            |           |
|                                                                                                                                                                                                                                                  |               |                  | KAGE (QFN)   | STANDARD: JED            |         |            |           |
| 64                                                                                                                                                                                                                                               | TERMINAL, O   | .5 PITCH         |              |                          |         |            |           |
|                                                                                                                                                                                                                                                  | _, _          |                  |              | PACKAGE CODE             | : 6200  | SHEET:     | 4 OF 4    |



**Mechanical Outline Drawings** 





VIEW B

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NO  | ): 98ASS23308W             | REV: G      |
| 100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4                | - THICK            | CASE NUMBER  | 2: 983–03                  | 07 APR 2005 |
|                                                         |                    | STANDARD: NO | N-JEDEC                    |             |





# 4 Revision History

### Table 40. Revision History

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Removed the "Preliminary" label.</li> <li>Added missing current consumption data (Section 2.2).</li> <li>Added revision history.</li> <li>Corrected signal names in block diagram to match those in the signal description table.</li> <li>Added an entry for standby voltage (V<sub>STBY</sub>) to the "DC electrical specifications" table.</li> <li>Deleted the PSTCLK cycle time row in the "Debug AC timing specifications" table.</li> <li>Changed the frequency above the "Min" and "Max" column headings in the "Debug AC timing specifications" table (was 166 MHz, is 66/80 MHz).</li> <li>Added the following signals to the "Pin functions by primary and alternate purpose" table (alternates to IRQ1-6, respectively): USB_ALT_CLK, USB_SESSVLD, USB_SESSEND, USB_PULLUP, USB_VBUSVLD, and USB_ID.</li> <li>Changed the minimum value for SNR, THD, SFDR, and SINAD in the "ADC parameters" table (was TBD, is "").</li> <li>Added values for I<sub>OH</sub> and I<sub>OL</sub> to the "DC electrical specifications" table.</li> <li>Added values for V<sub>DH</sub> and I<sub>OL</sub> to the "Absolute maximum ratings" table in this document and the reference manual.</li> <li>Added a specification for V<sub>DDUSB</sub> to the "Absolute maximum ratings" table.</li> <li>Deleted entries for the nonexistent 64 QFN package from the "Thermal Resistances" table.</li> </ul> |
| 3        | Updated Table 7 to reflect orderable part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4        | <ul> <li>Updated Clock generation features</li> <li>Updated Table: Clocking Modes and added appropriate footnote</li> <li>In Table: CLock Source Electrical Specifications, updated the following values:</li> <li>fcrystal, fext, fref_pll, EXTAL input high voltage (External reference)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MCF52223 Rev. 3 3/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved.

